

# LAN8830

# **Gigabit Ethernet Transceiver with RGMII**

#### Features

- Single-Chip 10/100/1000 Mbps Ethernet Transceiver Suitable for IEEE 802.3 Applications
- · RGMII with 3.3V/2.5V/1.8V Tolerant I/Os
  - RGMII Timing Supports On-Chip Delay According to RGMII Version 2.0, with Programming Options for External Delay and Making Adjustments and Corrections to TX and RX Timing Paths
- Auto-Negotiation to Automatically Select the Highest Link-Up Speed (10/100/1000 Mbps) and Duplex (Half/Full)
- On-Chip Termination Resistors for the Differential Pairs
- On-Chip LDO Controller to Support Single 3.3V Supply Operation – Requires Only One External FET to Generate the Core Voltage
- · Jumbo Frame Support Up to 16 KB
- 125 MHz Reference Clock Output
- Energy-Detect Power-Down Mode for Reduced Power Consumption When Cable is Not Attached
- Energy Efficient Ethernet (EEE) Support with Low-Power Idle (LPI) Mode and Clock Stoppage for 100BASE-TX/1000BASE-T and Transmit Amplitude Reduction with 10BASE-Te Option
- Wake-On-LAN (WOL) Support with Robust
   Custom-Packet Detection
- Programmable LED Outputs for Link, Activity, and Speed
- LinkMD® TDR-based Cable Diagnostic to Identify Faulty Copper Cabling
- Signal Quality Indication
- Parametric NAND Tree Support to Detect Faults Between Chip I/Os and Board
- · Loopback Modes for Diagnostics
- Automatic MDI/MDI-X Crossover to Detect and Correct Pair Swap at All Speeds of Operation
- Automatic Detection and Correction of Pair Swaps, Pair Skew, and Pair Polarity
- MDC/MDIO Management Interface for PHY Register Configuration
- Interrupt Pin Option
- · Power-Down and Power-Saving Modes
- Operating Voltages
  - Core (VDD, VDDAL, VDDAL\_PLL)
  - VDD I/O (VDDIO): 3.3V, 2.5V, or 1.8V
  - Transceiver (VDDAH): 3.3V or 2.5V
- Available in commercial (0°C to +70°C) and

extended industrial (-40°C to +105°C) temperature ranges

• 48-pin VQFN (7 mm × 7 mm) Package

#### **Target Applications**

- Industrial Control
- Laser/Network Printer
- Network Attached Storage (NAS)
- Network Server
- Gigabit LAN on Motherboard (GLOM)
- Broadband Gateway
- · Gigabit SOHO/SMB Router
- IPTV
- IP Set-Top Box
- Game Console
- Triple-Play (Data, Voice, Video) Media Center

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; <a href="http://www.microchip.com">http://www.microchip.com</a>
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

# Table of Contents

| 0 Preface                             | . 4 |
|---------------------------------------|-----|
| 0 Introduction                        | . 7 |
| .0 Pin Descriptions and Configuration | . 8 |
| 0 Device Connections                  | 21  |
| 0 Functional Description              | 24  |
| 0 Operational Characteristics         |     |
| .0 Package Outline                    | 90  |
| ppendix A: Document Revision History  | 94  |
| he Microchip Web Site                 | 95  |
| ustomer Change Notification Service   | 95  |
| ustomer Support                       | 95  |
| roduct Identification System          | 96  |

# 1.0 PREFACE

# 1.1 General Terms

## TABLE 1-1: GENERAL TERMS

| Term       | Description                                                                                                                                                                                                                                                                  |  |  |  |  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1000BASE-T | 1 Gbps Ethernet over twisted pair, IEEE 802.3 compliant                                                                                                                                                                                                                      |  |  |  |  |
| 100BASE-TX | 100 Mbps Ethernet over twisted pair, IEEE 802.3 compliant                                                                                                                                                                                                                    |  |  |  |  |
| 10BASE-T   | 10 Mbps Ethernet over twisted pair, IEEE 802.3 compliant                                                                                                                                                                                                                     |  |  |  |  |
| ADC        | Analog-to-Digital Converter                                                                                                                                                                                                                                                  |  |  |  |  |
| AFE        | Analog Front End                                                                                                                                                                                                                                                             |  |  |  |  |
| AN, ANEG   | Auto-Negotiation                                                                                                                                                                                                                                                             |  |  |  |  |
| BYTE       | 8-bits                                                                                                                                                                                                                                                                       |  |  |  |  |
| DA         | Destination Address                                                                                                                                                                                                                                                          |  |  |  |  |
| DCQ        | Dynamic Channel Quality                                                                                                                                                                                                                                                      |  |  |  |  |
| EEE        | Energy Efficient Ethernet                                                                                                                                                                                                                                                    |  |  |  |  |
| FCS        | Frame Check Sequence                                                                                                                                                                                                                                                         |  |  |  |  |
| FSM        | Finite State Machine                                                                                                                                                                                                                                                         |  |  |  |  |
| GPIO       | General Purpose I/O                                                                                                                                                                                                                                                          |  |  |  |  |
| HOST       | External system (Includes processor, application software, etc.)                                                                                                                                                                                                             |  |  |  |  |
| LDO        | Linear Drop-Out Regulator                                                                                                                                                                                                                                                    |  |  |  |  |
| LFSR       | Linear Feedback Shift Register                                                                                                                                                                                                                                               |  |  |  |  |
| MAC        | Media Access Controller                                                                                                                                                                                                                                                      |  |  |  |  |
| MAGJACK    | Configuration strap for power modes.                                                                                                                                                                                                                                         |  |  |  |  |
| MDI        | Medium Dependent Interface                                                                                                                                                                                                                                                   |  |  |  |  |
| MDIX       | Media Independent Interface with Crossover                                                                                                                                                                                                                                   |  |  |  |  |
| MII        | Media Independent Interface                                                                                                                                                                                                                                                  |  |  |  |  |
| MLT-3      | Multi-Level Transmission Encoding (3-Levels). A tri-level encoding method where a change in the logic level represents a code bit "1" and the logic output remaining at the same level represents a code bit "0".                                                            |  |  |  |  |
| N/A        | Not Applicable                                                                                                                                                                                                                                                               |  |  |  |  |
| ОТР        | One Time Programmable                                                                                                                                                                                                                                                        |  |  |  |  |
| PCS        | Physical Coding Sublayer                                                                                                                                                                                                                                                     |  |  |  |  |
| PLL        | Phase Locked Loop                                                                                                                                                                                                                                                            |  |  |  |  |
| POR        | Power on Reset.                                                                                                                                                                                                                                                              |  |  |  |  |
| RESERVED   | Refers to a reserved bit field or address. Unless otherwise noted, reserved bits must always be zero for write operations. Unless otherwise noted, values are not guaranteed when reading reserved bits. Unless otherwise noted, do not read or write to reserved addresses. |  |  |  |  |
| RGMII      | Reduced Gigabit Media Independent Interface                                                                                                                                                                                                                                  |  |  |  |  |
|            |                                                                                                                                                                                                                                                                              |  |  |  |  |

# TABLE 1-1: GENERAL TERMS (CONTINUED)

| Term | Description                                                                                        |  |  |  |
|------|----------------------------------------------------------------------------------------------------|--|--|--|
| SA   | Source Address                                                                                     |  |  |  |
| SFD  | Start of Frame Delimiter - The 8-bit value indicating the end of the preamble of an Ethernet frame |  |  |  |
| SQI  | Signal Quality Indicator                                                                           |  |  |  |
| UDP  | User Datagram Protocol - A connectionless protocol run on top of IP networks                       |  |  |  |

# 1.2 Buffer Types

#### TABLE 1-2: BUFFER TYPE DESCRIPTIONS

| BUFFER  | DESCRIPTION                                                                                                                                                                                                                                          |  |  |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| AI      | Analog input                                                                                                                                                                                                                                         |  |  |  |  |  |
| AO      | Analog output                                                                                                                                                                                                                                        |  |  |  |  |  |
| AIO     | Analog bidirectional                                                                                                                                                                                                                                 |  |  |  |  |  |
| ICLK    | Crystal oscillator input pin                                                                                                                                                                                                                         |  |  |  |  |  |
| OCLK    | Crystal oscillator output pin                                                                                                                                                                                                                        |  |  |  |  |  |
| RGMII_O | RGMII compliant output                                                                                                                                                                                                                               |  |  |  |  |  |
| VIS     | Variable voltage Schmitt-triggered input                                                                                                                                                                                                             |  |  |  |  |  |
| VO5     | Variable voltage output with 5 mA sink and 5 mA source                                                                                                                                                                                               |  |  |  |  |  |
| VO8     | Variable voltage output with 8 mA sink and 8 mA source                                                                                                                                                                                               |  |  |  |  |  |
| VOD8    | Variable voltage open-drain output with 8 mA sink                                                                                                                                                                                                    |  |  |  |  |  |
| VOS8    | Variable voltage open-source output with 8 mA source                                                                                                                                                                                                 |  |  |  |  |  |
| VO24    | Variable voltage output with 24 mA sink and 24 mA source                                                                                                                                                                                             |  |  |  |  |  |
| PU      | 70 K $\Omega$ (typical) internal pull-up. Unless otherwise noted in the pin description, internal pull-ups are always enabled.                                                                                                                       |  |  |  |  |  |
|         | <b>Note:</b> Internal pull-up resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled high, an external resistor must be added.  |  |  |  |  |  |
| PD      | 70 KΩ (typical) internal pull-down. Unless otherwise noted in the pin description, internal pull-<br>downs are always enabled.                                                                                                                       |  |  |  |  |  |
|         | <b>Note:</b> Internal pull-down resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled low, an external resistor must be added. |  |  |  |  |  |
| Р       | Power pin                                                                                                                                                                                                                                            |  |  |  |  |  |

Note: Digital signals are not 5V tolerant unless specified.

#### **1.3 Reference Documents**

- 1. *IEEE 802.3<sup>TM</sup>-2015 IEEE Standard for Ethernet,* http://standards.ieee.org/about/get/802/802.3.html
- 2. *IEEE 802.3bw<sup>TM</sup>-2015 IEEE Standard for Ethernet Amendment 1,* https://standards.ieee.org/findstds/standard/802.3bw-2015.html
- 3. *Reduced Gigabit Media Independent Interface (RGMII) Specification Version 2.0,* https://web.archive.org/web/20160303171328/http://www.hp.com/rnd/pdfs/RGMIIv2\_0\_final\_hp.pdf
- 4. OPEN Alliance TC1 Advanced diagnostics features for 100BASE-T1 automotive Ethernet PHYs Version 1.0 http://www.opensig.org/download/document/218/Advanced\_PHY\_features\_for\_automotive\_Ethernet\_V1.0.pdf

# 2.0 INTRODUCTION

#### 2.1 General Description

The LAN8830 is a completely integrated triple-speed (10BASE-T/100BASE-TX/1000BASE-T) Ethernet physical-layer transceiver for transmission and reception of data on standard CAT-5 as well as CAT-5e and CAT-6 unshielded twisted pair (UTP) cables.

The LAN8830 provides the Reduced Gigabit Media Independent Interface (RGMII) for direct connection to RGMII MACs in Gigabit Ethernet processors and switches for data transfer at 10/100/1000 Mbps.

The LAN8830 reduces board cost and simplifies board layout by using on-chip termination resistors for the four differential pairs and by integrating an LDO controller to drive a low-cost MOSFET to supply the core voltage.

The LAN8830 offers diagnostic features to facilitate system bring-up and debugging in production testing and in product deployment. Parametric NAND tree support enables fault detection between LAN8830 I/Os and the board. The LinkMD<sup>®</sup> TDR-based cable diagnostic identifies faulty copper cabling. Remote, external, and local loopback functions verify analog and digital data paths.

The LAN8830 is available in a 48-pin, RoHS Compliant VQFN package.



#### FIGURE 2-1: SYSTEM BLOCK DIAGRAM

# LAN8830

# 3.0 PIN DESCRIPTIONS AND CONFIGURATION

#### 3.1 Pin Assignments

#### FIGURE 3-1: PIN ASSIGNMENTS (TOP VIEW)



| Pin<br>Num       | Pin Name                            | Pin<br>Num                               | Pin Name                          |  |  |
|------------------|-------------------------------------|------------------------------------------|-----------------------------------|--|--|
| 1                | VDDAH                               | 25                                       | ТХС                               |  |  |
| 2                | TXRXP_A                             | 26                                       | TX_CTL                            |  |  |
| 3                | TXRXM_A                             | 27                                       | VDD                               |  |  |
| 4                | VDDAL                               | 28                                       | VDDIO                             |  |  |
| 5                | TXRXP_B                             | 29                                       | RXD3/MODE3                        |  |  |
| 6                | TXRXM_B                             | 30                                       | RXD2/MODE2                        |  |  |
| 7                | TXRXP_C                             | 31                                       | VDD                               |  |  |
| 8                | TXRXM_C                             | 32                                       | RXD1/MODE1                        |  |  |
| 9                | VDDAL                               | 33                                       | RXD0/MODE0                        |  |  |
| 10               | TXRXP_D                             | 34                                       | RX_CTL/ <u>CLK125_EN</u>          |  |  |
| 11               | TXRXM_D                             | 35                                       | VDDIO                             |  |  |
| 12               | VDDAH                               | 36                                       | RXC/ <u>MODE4</u>                 |  |  |
| 13               | LED5/GPIO4/ <u>ALLPHYAD/LEDPOL5</u> | 37                                       | MDC                               |  |  |
| 14               | LED4/GPIO3/ <u>MAGJACK/LEDPOL4</u>  | 38                                       | MDIO                              |  |  |
| 15               | LED3/GPIO2/ <u>PHYAD2/LEDPOL3</u>   | 39                                       | INT_N/GPIO5                       |  |  |
| 16               | LED2/GPIO1/ <u>PHYAD1/LEDPOL2</u>   | LED2/GPIO1/ <u>PHYAD1/LEDPOL2</u> 40 VDD |                                   |  |  |
| 17               | VDDIO                               | 41                                       | VDDIO                             |  |  |
| 18               | LED1/GPIO0/ <u>PHYAD0/LEDPOL1</u>   | 42                                       | CLK125_NDO/GPIO6/ <u>LED_MODE</u> |  |  |
| 19               | TXD0                                | 43                                       | RESET_N                           |  |  |
| 20               | TXD1                                | 44                                       | LDO_O                             |  |  |
| 21               | TXD2                                | 45                                       | XO                                |  |  |
| 22               | TXD3                                | 46                                       | XI                                |  |  |
| 23               | VDD                                 | 47                                       | VDDAL_PLL                         |  |  |
| 24 VDDIO 48 ISET |                                     |                                          |                                   |  |  |
| <b>i</b>         | Exposed Pad (P_VSS) mu              | ust be conne                             | cted to ground.                   |  |  |

#### TABLE 3-1: LAN8830 PIN ASSIGNMENTS

#### 3.2 Pin Descriptions

This section contains descriptions of the various LAN8830 pins. The "\_N" symbol in the signal name indicates that the active, or asserted, state occurs when the signal is at a low voltage level. For example,  $RESET_N$  indicates that the reset signal is active low. When "\_N" is not present after the signal name, the signal is asserted when at the high voltage level.

The pin function descriptions have been broken into functional groups as follows:

- Analog Front End
- RGMII Interface
- Crystal
- Miscellaneous
- Alternate Functions
- Strap Inputs
- I/O Power, Core Power and Ground

| Name                                    | Symbol  | Buffer<br>Type | Description                                                                                                                                                                       |
|-----------------------------------------|---------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ethernet TX/RX<br>Positive Channel<br>A | TXRXP_A | AIO            | Media Dependent Interface[0], positive signal of differential pair                                                                                                                |
|                                         |         |                | 1000BT mode: TXRXP_A corresponds to BI_DA+.<br>10BT/100BTX mode: TXRXP_A is the positive transmit signal<br>(TX+) for MDI configuration and the positive receive signal           |
|                                         |         |                | (RX+) for MDI-X configuration, respectively.                                                                                                                                      |
| Ethernet TX/RX<br>Negative Channel<br>A | TXRXM_A | AIO            | Media Dependent Interface[0], negative signal of differential pair                                                                                                                |
|                                         |         |                | 1000BT mode: TXRXM_A corresponds to BI_DA                                                                                                                                         |
|                                         |         |                | 10BT/100BTX mode: <b>TXRXM_A</b> is the negative transmit sig-<br>nal (TX-) for MDI configuration and the negative receive signal<br>(RX-) for MDI-X configuration, respectively. |
| Ethernet TX/RX<br>Positive Channel<br>B | TXRXP_B | AIO            | Media Dependent Interface[1], positive signal of differential pair                                                                                                                |
|                                         |         |                | 1000BT mode: TXRXP_B corresponds to BI_DB+.                                                                                                                                       |
|                                         |         |                | 10BT/100BTX mode: <b>TXRXP_B</b> is the positive receive signal (RX+) for MDI configuration and the positive transmit signal (TX+) for MDI-X configuration, respectively.         |
| Ethernet TX/RX<br>Negative Channel<br>B | TXRXM_B | AIO            | Media Dependent Interface[1], negative signal of differential pair                                                                                                                |
|                                         |         |                | 1000BT mode: TXRXM_B corresponds to BI_DB                                                                                                                                         |
|                                         |         |                | 10BT/100BTX mode: <b>TXRXP_B</b> is the negative receive signal (RX-) for MDI configuration and the negative transmit signal (TX-) for MDI-X configuration, respectively.         |

#### TABLE 3-2: ANALOG FRONT END

| TABLE 3-2: ANALOG FRONT END (CONTIN |
|-------------------------------------|
|-------------------------------------|

| Name                                    | Symbol  | Buffer<br>Type | Description                                                        |  |
|-----------------------------------------|---------|----------------|--------------------------------------------------------------------|--|
| Ethernet TX/RX<br>Positive Channel<br>C | TXRXP_C | AIO            | Media Dependent Interface[2], positive signal of differential pair |  |
|                                         |         |                | 1000BT mode: TXRXP_C corresponds to BI_DC+.                        |  |
|                                         |         |                | 10BT/100BTX mode: TXRXP_C is not used.                             |  |
| Ethernet TX/RX<br>Negative Channel<br>C | TXRXM_C | AIO            | Media Dependent Interface[2], negative signal of differential pair |  |
|                                         |         |                | 1000BT mode: TXRXM_C corresponds to BI_DC-                         |  |
|                                         |         |                | 10BT/100BTX mode: TXRXM_C is not used.                             |  |
| Ethernet TX/RX<br>Positive Channel<br>D | TXRXP_D | AIO            | Media Dependent Interface[3], positive signal of differential pair |  |
|                                         |         |                | 1000BT mode: TXRXP_D corresponds to BI_DD+.                        |  |
|                                         |         |                | 10BT/100BTX mode: TXRXP_D is not used.                             |  |
| Ethernet TX/RX<br>Negative Channel<br>D | TXRXM_D | AIO            | Media Dependent Interface[3], negative signal of differential pair |  |
|                                         |         |                | 1000BT mode: TXRXM_D corresponds to BI_DD                          |  |
|                                         |         |                | 10BT/100BTX mode: TXRXM_D is not used.                             |  |

#### TABLE 3-3: RGMII INTERFACE

| Name                    | Symbol                       | Buffer<br>Type | Description                                                                                                                                                                                                                                                          |  |
|-------------------------|------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Transmit Data           | TXD3<br>TXD2<br>TXD1<br>TXD0 | VIS            | The MAC transmits data to the PHY using these signals.                                                                                                                                                                                                               |  |
| Transmit Control        | TX_CTL                       | VIS            | Indicates both the transmit data enable (TXEN) and transmit error (TXER) functions per the RGMII specification.                                                                                                                                                      |  |
| RGMII Transmit<br>Clock | ТХС                          | VIS            | Used to latch data from the MAC into the PHY in RGMII mode.<br>1000BASE-T: 125MHz<br>100BASE-TX: 25MHz<br>10BASE-T: 2.5MHz                                                                                                                                           |  |
| Receive Data            | RXD3<br>RXD2<br>RXD1<br>RXD0 | RGMII_O        | The PHY transfers data to the MAC using these signals.<br>The PHY's link status (speed, duplex and link) are indicated on<br>these signals whenever Normal Data, Data Error, Carrier<br>Extend, Carrier Sense, False Carrier or Lower Power Idle are<br>not present. |  |
| Receive Control         | RX_CTL                       | RGMII_O        | Indicates both the receive data valid (RXDV) and receive error (RXER) functions per the RGMII specification.                                                                                                                                                         |  |
| RGMII Receive<br>Clock  | RXC                          | RGMII_O        | Used to transfer data from the PHY to the MAC in RGMII<br>mode.<br>1000BASE-T: 125MHz<br>100BASE-TX: 25MHz<br>10BASE-T: 2.5MHz                                                                                                                                       |  |

## TABLE 3-4: CRYSTAL

| Name           | Symbol | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                   |  |
|----------------|--------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Crystal Input  | XI     | ICLK           | When using a 25MHz crystal, this input is connected to one<br>lead of the crystal.<br>When using an clock source, this is the input from the oscilla-<br>tor. |  |
|                |        |                | Note: The crystal or oscillator should have a tolerance of ±50ppm.                                                                                            |  |
| Crystal Output | XO     | OCLK           | When using a 25MHz crystal, this output is connected to one lead of the crystal.                                                                              |  |
|                |        |                | When using an external oscillator, this pin is not connected.                                                                                                 |  |

#### TABLE 3-5: MISCELLANEOUS

| Name                          | Symbol                                                      | Buffer<br>Type                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|-------------------------------|-------------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Indicator LEDs                | LED5<br>LED4<br>LED3<br>LED2<br>LED1                        | VO10/<br>VOD10/<br>VOS10       | Programmable LED outputs.<br>The polarity of the pin depends upon the corresponding LED<br>Polarity bit in the Output Control Register.<br>The buffer type (push-pull or open-drain/open-source)<br>depends on the setting of the corresponding LED Buffer Type<br>bit in the Output Control Register. This polarity then deter-<br>mines open-drain (active low) and open-source (active high).                                                     |  |
| General Purpose<br>I/O        | GPIO6<br>GPIO5<br>GPIO4<br>GPIO3<br>GPIO2<br>GPIO1<br>GPIO0 | VIS/<br>VO10/<br>VOD10<br>(PU) | General purpose I/O<br>The buffer type (push-pull or open-drain/open-source), direc-<br>tion, and pull-up depend on the settings in the GPIO registers.<br>GPIOs are shared with various pins.                                                                                                                                                                                                                                                       |  |
| Management<br>Interface Data  | MDIO                                                        | VIS/<br>VO10<br>VOD10<br>(PU)  | <ul> <li>This is the management data from/to the MAC.</li> <li>Note: An external pull-up resistor to VDDIO in the range of 1.0 kΩ to 4.7 kΩ is required. (1.0 kΩ for high-speed MDIO operation).</li> <li>The buffer type (push-pull or open-drain/open-source) depends on the setting of the MDIO Buffer Type bit in the Output Control Register.</li> </ul>                                                                                        |  |
| Management<br>Interface Clock | MDC                                                         | VIS<br>(PU)                    | This is the management clock input from the MAC.                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| PHY Interrupt                 | INT_N                                                       | VO10/<br>VOD10                 | <ul> <li>Programmable interrupt output.</li> <li>The buffer type (push-pull or open-drain) depends on the setting of the INT Buffer Type bit in the Output Control Register and defaults to open-drain.</li> <li>The polarity depends on the setting of the Intr Polarity Invert bit in the Control Register and defaults to active low.</li> <li>Note: If the buffer type is set to open-drain, the polarity is forced to be active low.</li> </ul> |  |
| CLK125 MHz                    | CLK125_NDO                                                  | VIS/VO10                       | <ul> <li>125 MHz clock output.<br/>This pin provides a 125 MHz reference clock output option for<br/>use by the MAC.</li> <li>This pin may also provide a 125 MHz clock output synchro-<br/>nous to the receive data for use in Synchronous Ethernet<br/>(SyncE) applications.</li> </ul>                                                                                                                                                            |  |
| System Reset                  | RESET_N                                                     | VIS<br>(PU)                    | Chip reset (active low).<br>Hardware pin configurations are strapped-in at the de-asser-<br>tion (rising edge) of RESET_N.                                                                                                                                                                                                                                                                                                                           |  |

| <b>TABLE 3-5</b> : | MISCELLANEOUS | (CONTINUED) |
|--------------------|---------------|-------------|
|--------------------|---------------|-------------|

| Name                     | Symbol | Buffer<br>Type | Description                                                                                                                                    |
|--------------------------|--------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO Controller<br>Output | LDO_O  | AO             | On-chip core voltage LDO controller output.<br>This pin drives the input gate of a P-channel MOSFET to gen-<br>erate the chip's core voltages. |
|                          |        |                | <b>Note:</b> If the system provides the core voltage, this pin is not used and can be left unconnected.                                        |
| PHY Bias Resistor        | ISET   | AI             | This pin should be connected to ground through a $6.04 \text{K}\Omega \ 1\%$ resistor.                                                         |

#### TABLE 3-6: ALTERNATE FUNCTIONS

| Name                        | Symbol | Buffer<br>Type  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------------|--------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Manage-<br>ment Event | PME_N  | VO10/<br>VOD10/ | <ul> <li>Programmable PME_N output.</li> <li>When asserted, this pin signals that a WOL event has occurred.</li> <li>PME_N can be mapped to various GPIO pins.</li> <li>The buffer type (push-pull or open-drain) depends on the setting of the corresponding GPIO Buffer Type (GPIO_BUF) bit in the General Purpose IO Buffer Type Register (GPIO_BUF).</li> <li>The polarity is set by the PME Polarity bit in the Output Control Register.</li> </ul> |

#### TABLE 3-7: STRAP INPUTS

| Name        | Symbol                                          | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                |
|-------------|-------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MagJack     | <u>MAGJACK</u>                                  | VIS            | The <u>MAGJACK</u> strap-in pin is sampled and latched at power-<br>up/reset and is used to set various registers for MagJack oper-<br>ation as follows:<br>0 = normal register settings<br>1 = MagJack register settings<br>See Section 3.3, "Configuration Straps" for more information. |
| PHY Address | <u>PHYAD2</u><br><u>PHYAD1</u><br><u>PHYAD0</u> | VIS            | The PHY address, <u>PHYAD[2:0]</u> , is sampled and latched at<br>power-up/reset and is configurable to any value from 0 to 7h.<br>Each PHY address bit is configured as follows:<br>Pulled-up = 1<br>Pulled-down = 0<br>See Section 3.3, "Configuration Straps" for more information.     |

| TABLE 3-7: STRAP INPUTS (CONTINUED) |
|-------------------------------------|
|-------------------------------------|

| Name                          | Symbol                                    | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                                      |
|-------------------------------|-------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED Polarity                  | LEDPOL5<br>LEDPOL4<br>LEDPOL3<br>LEDPOL2  | VIS            | Since the LED pins are shared with configuration straps, the default polarity of the LED pins is determined during strap loading.                                                                                                                                                                                |
|                               | LEDPOL1                                   |                | If the strap value on a pin is a 0, the LED is set as active high ( <u>LEDPOL</u> =1), since it is assumed that a LED to ground is used as the pull-down.<br>If the strap value on a pin is 1, the LED is set as active low (LEDPOL=0)                                                                           |
|                               |                                           |                | ( <u>LEDPOL</u> =0),<br>since it is assumed that a LED to VDDIO is used as the pull-<br>up.<br>See Section 3.3, "Configuration Straps" for more information.                                                                                                                                                     |
| All PHY Address<br>Enable     | ALLPHYAD                                  | VIS            | The <u>ALLPHYAD</u> strap-in pin is sampled and latched at power-<br>up/reset and are defined as follows:<br>0 = PHY will respond to PHY address 0 as well as it's assigned<br>PHY address<br>1 = PHY will respond to only it's assigned PHY address                                                             |
|                               |                                           |                | Note: This strap input is inverted compared to the All<br>PHYAD Enable register bit.<br>See Section 3.3, "Configuration Straps" for more information.                                                                                                                                                            |
| Device Mode                   | MODE4<br>MODE3<br>MODE2<br>MODE1<br>MODE0 | VIS            | The <u>MODE[4:0]</u> strap-in pins are sampled and latched at power-up/reset and are defined in Section 3.3.1, "Device Mode Select (MODE[4:0])".<br>See Section 3.3, "Configuration Straps" for more information.                                                                                                |
| 125MHz Output<br>Clock Enable | CLK125_EN                                 | VIS            | CLK125_EN is sampled and latched at power-up/reset and is<br>defined as follows:<br>0 = Disable 125 MHz clock output<br>1 = Enable 125 MHz clock output<br>CLK125_NDO provides the 125 MHz reference clock output<br>option for use by the MAC.<br>See Section 3.3, "Configuration Straps" for more information. |
| LED Mode                      | LED_MODE                                  | VIS            | LED_MODE is sampled and latched at power-up/reset and is<br>defined as follows:<br>0 = Tri-color-LED mode<br>1 = Individual-LED mode<br>See Section 3.3, "Configuration Straps" for more information.                                                                                                            |

| <b>TABLE 3-8:</b> | I/O POWER, CORE POWER AND GROUND |
|-------------------|----------------------------------|
|-------------------|----------------------------------|

| Name                                                   | Symbol       | Buffer<br>Type | Description                                                                                |
|--------------------------------------------------------|--------------|----------------|--------------------------------------------------------------------------------------------|
| +2.5/3.3V<br>Analog Power<br>Supply                    | <u>VDDAH</u> | Р              | +2.5/3.3V analog power supply $V_{DD}$                                                     |
| +1.1V Analog<br>Power Supply                           | VDDAL        | Р              | +1.1V analog power supply $V_{DD}$                                                         |
| +1.1V Analog<br>PLL Power<br>Supply                    | VDDAL_PLL    | Р              | +1.1V analog PLL power supply V <sub>DD</sub>                                              |
| +3.3/2.5/1.8V<br>Variable I/O<br>Power Supply<br>Input | VDDIO        | Р              | +3.3/2.5/1.8V variable I/O digital power supply V <sub>DD_IO</sub>                         |
| +1.1V Digital<br>Core Power<br>Supply Input            | VDD          | Р              | +1.1V digital core power supply input                                                      |
| Paddle Ground                                          | P_VSS        | GND            | Common ground. This exposed paddle must be connected to the ground plane with a via array. |

# 3.3 Configuration Straps

Configuration straps allow various features of the device to be automatically configured to user defined values. Configuration straps are latched upon the release of pin reset (RESET\_N). Configuration straps do not include internal resistors and require the use of external resistors.

| Note: | The system designer must ensure that configuration strap pins meet timing requirements. The system              |
|-------|-----------------------------------------------------------------------------------------------------------------|
|       | designer must guarantee that configuration strap pins meet the timing requirements specified in Section         |
|       | 6.6.3, "Reset Pin Configuration Strap Timing". If configuration strap pins are not at the correct voltage level |
|       | prior to being latched, the device may capture incorrect strap values.                                          |

Note: When externally pulling configuration straps high, the strap should be tied to VDDIO.

APPLICATION NOTE: All straps should be pulled-up or pulled-down externally on the PCB to enable the desired operational state.

#### 3.3.1 DEVICE MODE SELECT (MODE[4:0])

The MODE[4:0] configuration straps select the device mode as follows:

**Note:** MODE[4:0] definitions are preliminary and subject to change.

Note: 1000BT Half Duplex is not advertised in any of the below device modes.

#### TABLE 3-9:DEVICE MODE SELECTIONS

|                              | Test Modes                                                                                                                                                        |  |  |  |  |  |  |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| MODE<br>[4:0]                | Mode                                                                                                                                                              |  |  |  |  |  |  |
| 00010                        | RESERVED                                                                                                                                                          |  |  |  |  |  |  |
| 00011                        | RESERVED                                                                                                                                                          |  |  |  |  |  |  |
| 00100                        | NAND tree mode                                                                                                                                                    |  |  |  |  |  |  |
| 00101                        | RESERVED                                                                                                                                                          |  |  |  |  |  |  |
| 00110                        | RESERVED                                                                                                                                                          |  |  |  |  |  |  |
| 00111                        | Device power down mode                                                                                                                                            |  |  |  |  |  |  |
|                              | Functional Modes                                                                                                                                                  |  |  |  |  |  |  |
| Power Down                   |                                                                                                                                                                   |  |  |  |  |  |  |
| 01000                        | Software Power Down PLL Enabled                                                                                                                                   |  |  |  |  |  |  |
| 01001                        | Software Power Down PLL Disabled                                                                                                                                  |  |  |  |  |  |  |
|                              | Auto-Negotiation Disabled, Auto MDIX Disabled, EEE Disabled                                                                                                       |  |  |  |  |  |  |
| 01010                        | 1000FD Host                                                                                                                                                       |  |  |  |  |  |  |
| 01011                        | 100FD                                                                                                                                                             |  |  |  |  |  |  |
| 01100                        | 100HD                                                                                                                                                             |  |  |  |  |  |  |
| 01101                        | 01101 1000FD Client                                                                                                                                               |  |  |  |  |  |  |
| *Legend:                     |                                                                                                                                                                   |  |  |  |  |  |  |
| 100FD =<br>100HD =<br>10FD = | 1000FD = 1000BASE-T Full Duplex<br>100FD = 100BASE-TX Full Duplex<br>100HD = 100BASE-TX Half Duplex<br>10FD = 10BASE-T Full Duplex<br>10HD = 10BASE-T Half Duplex |  |  |  |  |  |  |

# TABLE 3-9: DEVICE MODE SELECTIONS (CONTINUED)

|                                        |                                                                                                                     |                         |                   | Auto           | -Negoti | ation Ac | dvertise      | ment |         |                |               |   |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------|----------------|---------|----------|---------------|------|---------|----------------|---------------|---|
|                                        |                                                                                                                     | 1000BT 100BTX 10BT Asym |                   |                |         |          |               | 10BT | AMDIX   |                |               |   |
|                                        |                                                                                                                     | FD                      | Single<br>/ Multi | EEE            | FD      | HD       | EEE           | FD   | HD      | / Sym<br>Pause | cat3/5        |   |
| 10000                                  | 1000FD Single Port<br>100FD/HD<br>10FD/HD                                                                           | Х                       | S                 |                | Х       | Х        |               | Х    | Х       | Х              | cat3          | Х |
| 10001                                  | 1000FD Multi Port<br>100FD/HD<br>10FD/HD                                                                            | Х                       | М                 |                | Х       | Х        |               | Х    | Х       | Х              | cat3          | Х |
| 10010                                  | 1000FD Single Port                                                                                                  | Х                       | S                 |                |         |          |               |      |         | Х              | na            | Х |
| 10011                                  | 1000FD Multi Port                                                                                                   | Х                       | М                 |                |         |          |               |      |         | Х              | na            | Х |
| 10100                                  | 100FD/HD                                                                                                            |                         |                   |                | Х       | Х        |               |      |         | Х              | na            | Х |
| 10101                                  | 100FD                                                                                                               |                         |                   |                | Х       |          |               |      |         | Х              | na            | Х |
| 10110                                  | 100HD                                                                                                               |                         |                   |                |         | Х        |               |      |         | Х              | na            | Х |
| 10111                                  | 100FD/HD<br>10FD/HD                                                                                                 |                         |                   |                | Х       | Х        |               | Х    | Х       | Х              | cat3          | Х |
|                                        | Auto-Negotiation En                                                                                                 | abled,                  | Auto ME           |                |         |          |               | -    | ym Pau  | ise Adve       | ertised       |   |
|                                        |                                                                                                                     |                         | 400007            |                | -       |          | dvertise<br>, | 0    | <b></b> |                | 40 <b>D</b> T |   |
|                                        |                                                                                                                     | 1000BT 100BTX 10BT Asym |                   | 10BT<br>cat3/5 | AMDIX   |          |               |      |         |                |               |   |
|                                        |                                                                                                                     | FD                      | Single<br>/ Multi | EEE            | FD      | HD       | EEE           | FD   | HD      | Pause          |               |   |
| 11000                                  | 1000FD Single Port<br>100FD/HD<br>10FD/HD                                                                           | Х                       | S                 | Х              | Х       | X        | Х             | Х    | Х       | Х              | cat5          | Х |
| 11001                                  | 1000FD Multi Port<br>100FD/HD<br>10FD/HD                                                                            | Х                       | М                 | Х              | Х       | Х        | Х             | Х    | Х       | Х              | cat5          | Х |
| 11010                                  | 1000FD Single Port                                                                                                  | Х                       | S                 | Х              |         |          |               |      |         | Х              | na            | Х |
| 11011                                  | 1000FD Multi Port                                                                                                   | Х                       | М                 | Х              |         |          |               |      |         | Х              | na            | Х |
| 11100                                  | 100FD/HD                                                                                                            |                         |                   |                | Х       | Х        | Х             |      |         | Х              | na            | Х |
| 11101                                  | 100FD                                                                                                               |                         |                   |                | Х       |          | Х             |      |         | Х              | na            | Х |
| 11111                                  | 100FD/HD<br>10FD/HD                                                                                                 |                         |                   |                | Х       | Х        | Х             | Х    | Х       | Х              | cat5          | Х |
|                                        |                                                                                                                     |                         |                   | R              | ESERV   | ED       |               |      |         |                |               |   |
|                                        | RESERVED                                                                                                            |                         |                   |                |         |          |               |      |         |                |               |   |
|                                        |                                                                                                                     |                         |                   |                |         |          |               |      |         |                |               |   |
|                                        | RESERVED                                                                                                            |                         |                   |                |         |          |               |      |         |                |               |   |
|                                        | RESERVED                                                                                                            |                         |                   |                |         |          |               |      |         |                |               |   |
|                                        | RESERVED                                                                                                            |                         |                   |                |         |          |               |      |         |                |               |   |
| 11110<br>* <b>Lege</b> i               | RESERVED                                                                                                            |                         |                   |                |         |          |               |      |         |                |               |   |
| 1000FD<br>100FD =<br>100HD =<br>10FD = | = 1000BASE-T Full D<br>= 100BASE-TX Full Du<br>= 100BASE-TX Half Du<br>10BASE-T Full Duplex<br>10BASE-T Half Duple: | plex<br>uplex           |                   |                |         |          |               |      |         |                |               |   |

#### 3.3.2 MAGJACK (MAGJACK)

The <u>MAGJACK</u> configuration straps sets the value of MMD28 registers 13h through 1Eh for compatibility with MagJack RJ-45s with common center-taps.

#### 3.3.3 PHY ADDRESS (PHYAD[2:0])

The <u>PHYAD[2:0]</u> configuration straps set the value of the PHY's management address.

#### 3.3.4 ALL PHYs ADDRESS (ALLPHYAD)

The <u>ALLPHYAD</u> configuration strap sets the default of the All-PHYAD Enable bit in the Common Control Register which enables (pulled-down) or disables (pulled-up) the PHY's ability to respond to PHY address 0 as well as its assigned PHY address.

Note: This strap input is inverted compared to the register bit.

#### 3.3.5 125MHZ OUTPUT CLOCK ENABLE (CLK125\_EN)

The <u>CLK125\_EN</u> configuration strap enables the 125 MHz clock output onto the CLK125\_NDO pin (pulled-up).

The output clock defaults to a locally generated 125MHz clock.

#### 3.3.6 LED MODE SELECT (<u>LED\_MODE</u>)

The LED\_MODE configuration strap selects between Individual-LED (pulled-up) or Tri-color-LED (pulled-down) modes.

#### 3.3.7 LED POLARITY (LEDPOL[5:1])

The **<u>LEDPOL</u>**[5:1] configuration straps set the default polarity of the LED pins.

When a LED pin is used as a function mode strap (for example a PHY address bit), it is difficult to strap in a low value when a (active low) LED is connected via a resistor to **VDDIO**. A secondary pull-down resistor is needed to provide a low level during strap load time. When the LED is lit (pin driven low), the pull-down resistor is inconsequential. However, when the LED is not lit (pin driven high), the device drives wasted current, on the order of 3ma, through this resistor. This is especially important during power saving modes with multiple LEDs. This situation is shown in Figure 3-2.

#### FIGURE 3-2: LOW STRAP ON LED PIN



# LAN8830

To avoid this, the default LED pin polarity, shown in the Strap Status Register, is automatically selected based on the inverse of the strap value. A LED, via a resistor, is then used as a pull-up, or as a pull-down. This is shown in Figure 3-3.





# 3.4 Pin Alternate Functions

Various pins may be configured to carry alternate functions if the primary function is not required by the application:

- LEDs 1-5 may be individually configured as GPIO0-4 by setting the corresponding GPIO Enable (GPIO\_EN) bits in the General Purpose IO Enable Register (GPIO\_EN).
- INT\_N may be configured as GPIO5 by setting the corresponding GPIO Enable (GPIO\_EN) bit in the General Purpose IO Enable Register (GPIO\_EN).
- CLK125\_NDO may be configured as GPIO6 by setting the corresponding GPIO Enable (GPIO\_EN) bit in the General Purpose IO Enable Register (GPIO\_EN).
- PME\_N may be mapped to any enabled GPIO by setting the corresponding bits in the General Purpose IO Data Select 1 Register (GPIO\_DATA\_SEL1) or the General Purpose IO Data Select 2 Register (GPIO\_DATA\_SEL2).

# 4.0 DEVICE CONNECTIONS

#### 4.1 Voltage Regulator

In order to facilitate ease of integration, this device includes an LDO controller for use with an external MOSFET to generate the core voltage supply.

#### 4.1.1 MOSFET SELECTION

The selected MOSFET should exceed the following minimum requirements:

- P-channel
- 500 mA (continuous current)
- 3.3V or 2.5V (source input voltage)
- 1.1V (drain output voltage)
- VGS in the range of:
  - (-1.2V to -1.5V) @ 500 mA or 3.3V source voltage
  - (-1.0V to -1.1V) @ 500 mA for 2.5V source voltage

The  $V_{GS}$  for the MOSFET needs to be operating in the constant current saturated region, and not towards the  $V_{GS(th)}$ , the threshold voltage for the cut-off region of the MOSFET.

Refer to Table 6-10 for the LDO controller output driving range to the gate input of the MOSFET.

A 47µF electrolytic capacitor between 3.3V/2.5V source and ground is required. A 47µF electrolytic capacitor between core voltage and ground is required for proper LDO operation.

#### 4.1.2 LDO DISABLE

The LDO controller can be disabled by setting the LDO Enable bit in Analog Control Register 11. An external source of 1.1V is necessary for operation in this case.

#### 4.2 **Power Connectivity**

This section details the power connectivity of the device in the following modes of operation:

- Power Connectivity with Internal LDO Controller
- Power Connectivity with External 1.1V Power Supply

#### 4.2.1 POWER CONNECTIVITY WITH INTERNAL LDO CONTROLLER



#### FIGURE 4-1: POWER CONNECTIVITY WITH INTERNAL LDO CONTROLLER

#### 4.2.2 POWER CONNECTIVITY WITH EXTERNAL 1.1V POWER SUPPLY



#### FIGURE 4-2: POWER CONNECTIVITY WITH EXTERNAL 1.1V POWER SUPPLY

# 5.0 FUNCTIONAL DESCRIPTION

The LAN8830 is a completely integrated triple-speed (10BASE-T/100BASE-TX/1000BASE-T) Ethernet physical layer transceiver solution for transmission and reception of data over a standard CAT-5, as well as CAT-5e and CAT-6, unshielded twisted pair (UTP) cables.

The device reduces board cost and simplifies board layout by using on-chip termination resistors for the four differential pairs and by integrating an LDO controller to drive a low-cost MOSFET to supply the core voltage.

On the copper media interface, the device can automatically detect and correct for differential pair misplacements and polarity reversals, and correct propagation delays and re-sync timing between the four differential pairs, as specified in the IEEE 802.3 standard for 1000BASE-T operation.

The LAN8830 provides the RGMII interface for connection to RGMII MACs in Gigabit Ethernet processors and switches for data transfer at 10/100/1000 Mbps.

Figure 5-1 shows a high-level block diagram of the LAN8830.



#### FIGURE 5-1: LAN8830 BLOCK DIAGRAM

#### 5.1 10BASE-T/100BASE-TX Transceiver

#### 5.1.1 100BASE-TX TRANSMIT

The 100BASE-TX transmit function performs parallel-to-serial conversion, 4B/5B coding, scrambling, NRZ-to-NRZI conversion, and MLT-3 encoding and transmission.

The circuitry starts with a parallel-to-serial conversion, which converts the MII data from the MAC into a 125 MHz serial bit stream. The data and control stream is then converted into 4B/5B coding, followed by a scrambler. The serialized data is further converted from NRZ-to-NRZI format, and then transmitted in MLT-3 current output. The output current is set by an external 6.04 k $\Omega$  1% resistor for the 1:1 transformer ratio.

The output signal has a typical rise/fall time of 4 ns and complies with the ANSI TP-PMD standard regarding amplitude balance, and overshoot. The wave-shaped 10BASE-T output is also incorporated into the 100BASE-TX transmitter.

#### 5.1.2 100BASE-TX RECEIVE

The 100BASE-TX receiver function performs adaptive equalization, DC restoration, MLT-3-to-NRZI conversion, data and clock recovery, NRZI-to-NRZ conversion, de-scrambling, 4B/5B decoding, and serial-to-parallel conversion.

The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable. Because the amplitude loss and phase distortion are a function of the cable length, the equalizer must adjust its characteristics to optimize performance. In this design, the variable equalizer makes an initial estimation based on comparisons of incoming signal strength against some known cable characteristics, then tunes itself for optimization. This is an ongoing process and self-adjusts against environmental changes such as temperature variations.

Next, the equalized signal goes through a DC-restoration and data-conversion block. The DC-restoration circuit compensates for the effect of baseline wander and improves the dynamic range. The differential data conversion circuit converts the MLT-3 format back to NRZI. The slicing threshold is also adaptive.

The clock-recovery circuit extracts the 125 MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into the NRZ format. This signal is sent through the de-scrambler followed by the 4B/5B decoder. Finally, the NRZ serial data is converted to the RGMII format and provided as the input data to the MAC.

#### 5.1.3 SCRAMBLER/DE-SCRAMBLER (100BASE-TX ONLY)

The purpose of the scrambler is to spread the power spectrum of the signal to reduce electromagnetic interference (EMI) and baseline wander. Transmitted data is scrambled using an 11-bit wide linear feedback shift register (LFSR). The scrambler generates a 2047-bit non-repetitive sequence, then the receiver de-scrambles the incoming data stream using the same sequence as at the transmitter.

#### 5.1.4 10BASE-T TRANSMIT

The 10BASE-T output drivers are incorporated into the 100BASE-TX drivers to allow for transmission with the same magnetic. The drivers perform internal wave-shaping and pre-emphasis, and output signals with typical amplitude of 2.5V peak for standard 10BASE-T mode and 1.75V peak for energy-efficient 10BASE-Te mode. The 10BASE-T/ 10BASE-Te signals have harmonic contents that are at least 31 dB below the fundamental frequency when driven by an all-ones Manchester-encoded signal.

#### 5.1.5 10BASE-T RECEIVE

On the receive side, input buffer and level-detecting squelch circuits are used. A differential input receiver circuit and a phase-locked loop (PLL) perform the decoding function. The Manchester-encoded data stream is separated into clock signal and NRZ data. A squelch circuit rejects signals with levels less than 300 mV or with short pulse widths to prevent noises at the receive inputs from falsely triggering the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming signal and the device decodes a data frame. The receiver clock is maintained active during idle periods between receiving data frames.

The device removes all 7 bytes of the preamble and presents the received frame starting with the SFD (start of frame delimiter) to the MAC.

Auto-polarity correction is provided for the receiving differential pair to automatically swap and fix the incorrect +/– polarity wiring in the cabling.

#### 5.2 1000BASE-T Transceiver

The 1000BASE-T transceiver is based-on a mixed-signal/digital-signal processing (DSP) architecture, which includes the analog front-end, digital channel equalizers, trellis encoders/decoders, echo cancelers, cross-talk cancelers, precision clock recovery scheme, and power-efficient line drivers.

Figure 5-2 shows a high-level block diagram of a single channel of the 1000BASE-T transceiver for one of the four differential pairs.





#### 5.2.1 ANALOG ECHO-CANCELLATION CIRCUIT

In 1000BASE-T mode, the analog echo-cancellation circuit helps to reduce the near-end echo. This analog hybrid circuit relieves the burden of the ADC and the adaptive equalizer.

This circuit is disabled in 10BASE-T/100BASE-TX mode.

#### 5.2.2 AUTOMATIC GAIN CONTROL (AGC)

In 1000BASE-T mode, the automatic gain control (AGC) circuit provides initial gain adjustment to boost up the signal level. This pre-conditioning circuit is used to improve the signal-to-noise ratio of the receive signal.

#### 5.2.3 ANALOG-TO-DIGITAL CONVERTER (ADC)

In 1000BASE-T mode, the analog-to-digital converter (ADC) digitizes the incoming signal. ADC performance is essential to the overall performance of the transceiver.

This circuit is disabled in 10BASE-T/100BASE-TX mode.

#### 5.2.4 TIMING RECOVERY CIRCUIT

In 1000BASE-T mode, the mixed-signal clock recovery circuit together with the digital phase-locked loop is used to recover and track the incoming timing information from the received data. The digital phase-locked loop has very low long-term jitter to maximize the signal-to-noise ratio of the receive signal.

The 1000BASE-T slave PHY must transmit the exact receive clock frequency recovered from the received data back to the 1000BASE-T master PHY. Otherwise, the master and slave will not be synchronized after long transmission. This also helps to facilitate echo cancellation and NEXT removal.

#### 5.2.5 ADAPTIVE EQUALIZER

In 1000BASE-T mode, the adaptive equalizer provides the following functions:

- Detection for partial response signaling
- Removal of NEXT and ECHO noise
- Channel equalization

Signal quality is degraded by residual echo that is not removed by the analog hybrid because of impedance mismatch. The device uses a digital echo canceler to further reduce echo components on the receive signal.

In 1000BASE-T mode, data transmission and reception occurs simultaneously on all four pairs of wires (four channels). This results in high-frequency cross-talk coming from adjacent wires. The device uses three NEXT cancelers on each receive channel to minimize the cross-talk induced by the other three channels.

In 10BASE-T/100BASE-TX mode, the adaptive equalizer needs only to remove the inter-symbol interference and recover the channel loss from the incoming data.

#### 5.2.6 TRELLIS ENCODER AND DECODER

In 1000BASE-T mode, the transmitted 8-bit data is scrambled into 9-bit symbols and further encoded into 4D-PAM5 symbols. The initial scrambler seed is determined by the specific PHY address to reduce EMI when more than one device is used on the same board. On the receiving side, the idle stream is examined first. The scrambler seed, pair skew, pair order, and polarity must be resolved through the logic. The incoming 4D-PAM5 data is then converted into 9-bit symbols and de-scrambled into 8-bit data.

#### 5.3 Auto MDI/MDI-X

The Automatic MDI/MDI-X feature eliminates the need to determine whether to use a straight cable or a crossover cable between the device and its link partner. This auto-sense function detects the MDI/MDI-X pair mapping from the link partner, and assigns the MDI/MDI-X pair mapping of the device accordingly.

Table 5-1 shows the device's 10/100/1000 pin configuration assignments for MDI/MDI-X pin mapping.

| Pin                 |                         | MDI      |          | MDI-X      |           |          |  |
|---------------------|-------------------------|----------|----------|------------|-----------|----------|--|
| (RJ-45 Pair)        | (RJ-45 Pair) 1000BASE-T |          | 10BASE-T | 1000BASE-T | 100BASE-T | 10BASE-T |  |
| TXRXP/M_A<br>(1, 2) | A+/-                    | TX+/     | TX+/     | B+/-       | RX+/-     | RX+/–    |  |
| TXRXP/M_B<br>(3, 6) | B+/-                    | RX+/-    | RX+/-    | A+/-       | TX+/-     | TX+/-    |  |
| TXRXP/M_C<br>(4, 5) | C+/-                    | Not Used | Not Used | D+/-       | Not Used  | Not Used |  |
| TXRXP/M_D<br>(7, 8) | D+/-                    | Not Used | Not Used | C+/-       | Not Used  | Not Used |  |

TABLE 5-1: MDI/MDI-X PIN MAPPING

Auto-MDIX detection is enabled in the device by default.

Auto-MDIX can be disable by setting the swapoff bit in the Digital Debug Control 1 Register. The MDI / MDI-X mode may then be manually selected by the mdi\_set bit in the Digital Debug Control 1 Register.

The Auto-MDIX status bits are located in the Digital AX/AN Status Register.

An isolation transformer with symmetrical transmit and receive data paths is recommended to support Auto MDI/MDI-X.

#### 5.4 Alignment and Polarity Detection/Correction

In 1000BASE-T mode, the device supports 50 ns ±10 ns difference in propagation delay between pairs of channels in accordance with the IEEE 802.3 standard, and automatically corrects the data skew so the corrected four pairs of data symbols are synchronized.

Additionally, the device detects and corrects polarity errors on all MDI pairs, a useful capability that exceeds the requirements of the standard. Polarity detection and correction applies to 10BASE-T and 1000BASE-T and is not required for 100BASE-TX.

#### 5.5 Wave Shaping, Slew-Rate Control, and Partial Response

In communication systems, signal transmission encoding methods are used to provide the noise-shaping feature and to minimize distortion and error in the transmission channel.

- For 1000BASE-T, a special partial-response signaling method is used to provide the band-limiting feature for the transmission path.
- · For 100BASE-TX, a simple slew-rate control method is used to minimize EMI.
- For 10BASE-T, pre-emphasis is used to extend the signal quality through the cable.

#### 5.6 MagJack RJ-45 with Common Center-taps Operation

Normally the center-taps of the device side of the magnetics need to be capacitively coupled to signal ground. To operate with MagJack RJ-45s with common center-taps, the <u>MAGJACK</u> strap may be used. This strap sets the default of the MagJack\_mode bit in the Operation Mode Strap Override Low Register, which in turn sets the values of the Power Management Mode Registers.

#### 5.7 PLL Clock Synthesizer

The device generates 125 MHz, 25 MHz, and 10 MHz clocks for system timing. Internal clocks are generated from the external 25 MHz crystal or reference clock.

#### 5.8 Auto-Negotiation

The device conforms to the auto-negotiation protocol, defined in Clause 28 of the IEEE 802.3 Specification.

Auto-negotiation allows UTP (unshielded twisted pair) link partners to select the highest common mode of operation.

During auto-negotiation, link partners advertise capabilities across the UTP link to each other, and then compare their own capabilities with those they received from their link partners. The highest speed and duplex setting that is common to the two link partners is selected as the operating mode.

The following list shows the speed and duplex operation mode from highest-to-lowest:

- Priority 1: 1000BASE-T, full-duplex
- · Priority 2: 1000BASE-T, half-duplex

Note: The device does not support 1000BASE-T, half-duplex and should not be enabled to advertise such.

- Priority 3: 100BASE-TX, full-duplex
- Priority 4: 100BASE-TX, half-duplex
- Priority 5: 10BASE-T, full-duplex
- · Priority 6: 10BASE-T, half-duplex

If auto-negotiation is not supported or the device's link partner is forced to bypass auto-negotiation for 10BASE-T and 100BASE-TX modes, the device sets its operating mode by observing the input signal at its receiver. This is known as parallel detection, and allows the device to establish a link by listening for a fixed signal protocol in the absence of the auto-negotiation advertisement protocol.

The auto-negotiation link-up process is shown in Figure 5-3.





For 1000BASE-T mode, auto-negotiation is required and always used to establish a link. During 1000BASE-T autonegotiation, the master and slave configuration is first resolved between link partners. Then the link is established with the highest common capabilities between link partners.

Auto-negotiation is enabled by default after power-up or hardware reset. After that, auto-negotiation can be enabled or disabled through the Basic Control Register, Bit [12]. If auto-negotiation is disabled, the speed is set by the Basic Control Register, Bits [6, 13] and the duplex is set by the Basic Control Register, Bits [8].

If the speed is changed on the fly, the link goes down and either auto-negotiation and parallel detection initiate until a common speed between the device and its link partner is re-established for a link.

If the link is already established and there is no change of speed on the fly, the changes (for example, duplex and pause capabilities) will not take effect unless either auto-negotiation is restarted through the Basic Control Register, Bit [9], or a link-down to link-up transition occurs (that is, disconnecting and reconnecting the cable).

After auto-negotiation is completed, the link status is updated in the Basic Status Register, Bit [2], and the link partner capabilities are updated in Registers 5h, 6h, 8h, and Ah.

The auto-negotiation finite state machines use interval timers to manage the auto-negotiation process. The duration of these timers under normal operating conditions is summarized in Table 5-2.

#### TABLE 5-2:AUTO-NEGOTIATION TIMERS

| Auto-Negotiation Interval Timers | Time Duration |  |  |
|----------------------------------|---------------|--|--|
| Transmit Burst Interval          | 16 ms         |  |  |
| Transmit Pulse Interval          | 68 µs         |  |  |
| FLP Detect Minimum Time          | 17.2 µs       |  |  |
| FLP Detect Maximum Time          | 185 µs        |  |  |
| Receive Minimum Burst Interval   | 6.8 ms        |  |  |
| Receive Maximum Burst Interval   | 112 ms        |  |  |
| Data Detect Minimum Interval     | 35.4 µs       |  |  |
| Data Detect Maximum Interval     | 95 µs         |  |  |
| NLP Test Minimum Interval        | 4.5 ms        |  |  |
| NLP Test Maximum Interval        | 30 ms         |  |  |
| Link Loss Time                   | 52 ms         |  |  |
| Break Link Time                  | 1480 ms       |  |  |
| Parallel Detection Wait Time     | 830 ms        |  |  |
| Link Enable Wait Time            | 1000 ms       |  |  |

#### 5.8.1 AUTO-NEGOTIATION NEXT PAGE USAGE

The device supports "Next Page" capability which is used to negotiate Gigabit Ethernet and Energy Efficient Ethernet functionality as well as to support software controlled pages.

As described in IEEE 802.3 Annex 40C "Add-on interface for additional Next Pages", the device will autonomously send and receive the Gigabit Ethernet and Energy Efficient Ethernet next pages and then optionally send and receive software controlled next pages.

Gigabit Ethernet next pages consist of one message and two unformatted pages. The message page contains an 8 as the message code. The first unformatted page contains the information from the Auto-Negotiation Master Slave Control Register. The second unformatted page contains the Master-Slave Seed value used to resolve the Master-Slave selection. The result of the Gigabit Ethernet next pages exchange is stored in Auto-Negotiation Master Slave Status Register.

Gigabit Ethernet next pages are always transmitted, regardless of the advertised settings in the Auto-Negotiation Master Slave Control Register.

Energy Efficient Ethernet (EEE) next pages consist of one message and one unformatted page. The message page contains a 10 as the message code (this value can be overridden in the EEE Message Code Register). The unformatted page contains the information from the EEE Advertisement Register. The result of the Gigabit Ethernet next pages exchange is stored in EEE Link Partner Ability Register.

EEE next pages are transmitted only if the advertised setting in the EEE Advertisement Register is not zero.

**APPLICATION NOTE:** The Gigabit Ethernet and EEE next pages may be viewed in Auto-Negotiation Next Page RX Register as they are exchanged.

Following the EEE next page exchange, software controlled next pages are exchanged when the Next Page bit in the Auto-Negotiation Advertisement Register is set. Software controlled next page status is monitored via the Auto-Negotiation Expansion Register and Auto-Negotiation Next Page RX Register.

#### 5.8.2 PARALLEL DETECT DUPLEX

Normally, and according to IEEE 802.3, when parallel detection is used to establish the link, the resulting operation is set to half duplex. An option exists to force this result to full duplex. This is enabled by setting the LP Force 100 FD Override and/or LP Force 10 FD Override bits in the Parallel Detect Full Duplex Override Register.

#### 5.9 Fast Link Failure

To aid Synchronous Ethernet and network fail-over applications, unstable link operation leading to link failure can be detected in ~1 ms. By comparison, standard 1000BASE-T link failure detection requires a minimum of 750 ms, which may be unacceptable for Synchronous Ethernet and other applications.

Enabled by setting the Fast Link Fail Enable bit in the Driving Strength, Fast Link Down, S2P RX PCS Select Setting Register, the PHY detects Fast Link Failure (FLF) at 100 and 1000 Mbps and indicates the result via in the link status bit in the RGMII in-band status.

FLF is supported at 100 and 1000 Mbps speeds as follows:

• At 1000 Mbps, FLF is asserted when remote receiver status goes low (part of the scrambled idles) or when the local descrambler loses lock.

At 100 Mbps, FLF is asserted when the local descrambler loses lock.

#### 5.10 10/100 Mbps Speeds Only

Some applications require link-up to be limited to 10/100 Mbps speeds only.

After power-up/reset, the device can be restricted to auto-negotiate and link-up to 10/100 Mbps speeds only by programming the following register settings:

- 1. Configure the Speed Select[1] bit in the Basic Control Register to '0' to disable the 1000 Mbps speed.
- 2. Configure the 1000BASE-T Full Duplex and 1000BASE-T Half Duplex bits in the Auto-Negotiation Master Slave Control Register to '00' to remove Auto-Negotiation advertisements for 1000 Mbps full/half duplex.
- 3. Write a '1' to the Restart Auto-Negotiation (PHY\_RST\_AN) bit in the Basic Control Register, a self-clearing bit, to force a restart of Auto-Negotiation.

Auto-Negotiation and 10BASE-T/100BASE-TX speeds use only differential pairs A and B. Differential pairs C and D can be left as no connects.

#### 5.11 Energy Efficient Ethernet

The device implements Energy Efficient Ethernet (EEE) as described in IEEE Standard 802.3az. The specification is defined around an EEE-compliant MAC on the host side and an EEE-compliant link partner on the line side that support the special signaling associated with EEE. EEE saves power by keeping the AC signal on the copper Ethernet cable at approximately 0V peak-to-peak as often as possible during periods of no traffic activity, while maintaining the link-up status. This is referred to as low-power idle (LPI) mode or state.

As set by the **MODE**[4:0] configuration straps, the device has the EEE function enabled or disabled as the power-up default setting. The EEE function can be enabled or disabled by setting or clearing the following EEE advertisement bits in the EEE Advertisement Register (MMD Address 7h, Register 3Ch), followed by restarting auto-negotiation (writing a '1' to the Basic Control Register, Bit [9]):

- 1000BASE-T EEE (Bit [2]) = 0/1 // Disable/Enable 1000 Mbps EEE mode
- 100BASE-TX EEE (Bit [1]) = 0/1 // Disable/Enable 100 Mbps EEE mode

During LPI mode, the copper link responds automatically when it receives traffic and resumes normal PHY operation immediately, without blockage of traffic or loss of packet. This involves exiting LPI mode and returning to normal 100/ 1000 Mbps operating mode. Wake-up times are <16  $\mu$ s for 1000BASE-T and <30  $\mu$ s for 100BASE-TX. The LPI state is controlled independently for transmit and receive paths, allowing the LPI state to be active (enabled) for:

- Transmit cable path only
- Receive cable path only
- Both transmit and receive cable paths

During LPI mode, refresh transmissions are used to maintain the link; power savings occur in quiet periods. Approximately every 20 to 22 milliseconds, a refresh transmission of 200 to 220 microseconds is sent to the link partner. The refresh transmissions and quiet periods are shown in Figure 5-4:





Per the IEEE Standard, the device will wait for one second following link up before sending LPI. This is enabled by default via the lpi\_1sec\_delay bit in the EEE Wait Time Threshold and CRS Block Timer Register.

#### 5.11.1 TRANSMIT DIRECTION CONTROL (MAC-TO-PHY)

#### 5.11.1.1 RGMII

On the RGMII interface at 1000 Mbps, transmission from MAC-to-PHY uses both rising and falling edges of the TXC signal. The device uses the TX\_CTL pin to clock in the logical equivalent of the TX\_EN signal on the rising edge and the logical equivalent of the TX\_ER signal on the falling edge. It also uses the TXD[3:0] pins to clock in the TX data low nibble bits [3:0] on the rising edge and the TX data high nibble Bits [7:4] on the falling edge.

The device enters LPI mode for the transmit direction when its attached EEE-compliant MAC de-asserts the logical equivalent of the TX\_ER signal (the TX\_CTL pin low on the rising edge), asserts the logical equivalent of the TX\_ER signal (the TX\_CTL pin high on the falling edge), and sets TX data Bits [7:0] to 0000\_0001 (TXD[3:0] pins 0001 on the rising edge and 0000 on the falling edge). The device remains in the 1000Mbps transmit LPI state while the MAC maintains the states of these signals. When the MAC changes any of the logical equivalent TX\_ER, or TX data signals from their LPI state values, the device exits the LPI transmit state.

To save more power, as indicated by the Clock stop capable bit in the PCS Status 1 Register, the MAC can stop the TXC signal after the RGMII signals for the LPI state have been asserted for 9 or more TXC clock cycles. During the clock stoppage the TX\_CTL and TXD[3:0] pins are most likely held low by the MAC.

Figure 5-5: shows the LPI transition for GMII transmit.





RGMII transmission at 100 Mbps from MAC-to-PHY uses both rising and falling edges of the TXC signal. The device uses the TX\_CTL pin to clock in the logical equivalent of the TX\_EN signal on the rising edge and the logical equivalent of the TX\_ER signal on the falling edge. It also uses the TXD[3:0] pins to clock in the TX data bits [3:0] on the rising edge.

The device enters LPI mode for the transmit direction when its attached EEE-compliant MAC de-asserts the logical equivalent of the TX\_EN signal (the TX\_CTL pin low on the rising edge), asserts the logical equivalent of the TX\_ER signal (the TX\_CTL pin high on the falling edge), and sets TX data Bits [3:0] to 0001. The device remains in the 100Mbps transmit LPI state while the MAC maintains the states of these signals. When the MAC changes any of the logical equivalent TX\_EN, TX\_ER, or TX data signals from their LPI state values, the device exits the LPI transmit state.

To save more power, as indicated by the Clock stop capable bit in the PCS Status 1 Register, the MAC can stop the TXC signal after the RGMII signals for the LPI state have been asserted for 9 or more TXC clock cycles. During the clock stoppage the  $TX\_CTL$  and TXD[3:0] pins are most likely held low by the MAC.

Figure 5-6: shows the LPI transition for RGMII transmit in 100 Mbps mode.

#### FIGURE 5-6: LPI TRANSITION - RGMII (100 MBPS) TRANSMIT



#### 5.11.2 RECEIVE DIRECTION CONTROL (PHY-TO-MAC)

#### 5.11.2.1 RGMII

On the RGMII interface at 1000 Mbps, reception from PHY-to-MAC uses both rising and falling edges of the RXC signal. The device uses the  $RX\_CTL$  pin to clock out the logical equivalent of the  $RX\_DV$  signal on the rising edge and the logical equivalent of the  $RX\_ER$  signal on the falling edge. It also uses the RXD[3:0] pins to clock out the RX data low nibble bits [3:0] on the rising edge and the RX data high nibble bits [7:4] on the falling edge.

The device enters LPI mode for the receive direction when it receives the /P/ code bit pattern (sleep/refresh) from its EEE-compliant link partner. It then drives the logical equivalent of the **RX\_DV** signal low (on the rising clock edge) and the logical equivalent of the **RX\_ER** signal high (on the falling edge), to the MAC. Also, the **RXD[3:0]** pins are driven to 0001 on the rising clock edge and 0000 on the falling clock edge to set the RX data bits [7:0] to 0000\_0001. The device remains in the 1000 Mbps receive LPI state while it continues to receive the refresh from its link partner, so it will continue to maintain and drive the LPI output states for the RGMII receive output pins to inform the attached EEE-compliant MAC that it is in the receive LPI state. When the device receives a non /P/ code bit pattern (non-refresh), it exits the receive LPI state and sets the **RX\_DV** and **RXD[3:0]** output pins accordingly for a normal frame or normal idle.

To save more power, the device stops the RXC clock output to the MAC after 9 or more RXC clock cycles have occurred in the receive LPI state. The Clock-stop enable bit in the PCS Control 1 Register controls if the device stops the RXC clock output. During the clock stoppage the RX\_CTL and RXD[3:0] pins are held low by the device. The device may restart RXC at any time while it is asserting LPI, but shall restart RXC so that at least one positive transition occurs before it deasserts LPI.

Figure 5-7: shows the LPI transition for RGMII receive in 1000 Mbps mode.



#### FIGURE 5-7: LPI TRANSITION - RGMII (1000 MBPS) RECEIVE

RGMII reception at 100 Mbps from PHY-to-MAC uses both rising and falling edges of the RXC signal. The device uses the RX\_CTL pin to clock out the logical equivalent of the RX\_DV signal on the rising edge and the logical equivalent of the RX\_ER signal on the falling edge. It also uses the RXD[3:0] pins to clock out the RX data bits [3:0] on the rising edge.

The device enters LPI mode for the receive direction when it receives the /P/ code bit pattern (sleep/refresh) from its EEE-compliant link partner. It then drives the  $RX_DV$  pin low on the rising clock edge and high on the falling clock edge to de-assert the  $RX_DV$  signal and assert the  $RX_ER$  signal, respectively, to the MAC. Also, the RXD[3:0] pins are driven to 0001. The device remains in the 100 Mbps receive LPI state while it continues to receive the refresh from its link partner, so it will continue to maintain and drive the LPI output states for the RGMII receive output pins to inform the attached EEE-compliant MAC that it is in the receive LPI state. When the device receives a non /P/ code bit pattern (non-refresh), it exits the receive LPI state and sets the  $RX_DV$  and RXD[3:0] output pins accordingly for a normal frame or normal idle.

To save more power, the device stops the RXC clock output to the MAC after 9 or more RXC clock cycles have occurred in the receive LPI state. The Clock-stop enable bit in the PCS Control 1 Register controls if the device stops the RXC clock output. During the clock stoppage the RX\_CTL and RXD[3:0] pins are held low by the device. The device may restart RXC at any time while it is asserting LPI, but shall restart RXC so that at least one positive transition occurs before it deasserts LPI.

Figure 5-8: shows the LPI transition for RGMII receive in 100 Mbps mode.





#### 5.11.3 10BASE-Te MODE

For standard (non-EEE) 10BASE-T mode, normal link pulses (NLPs) with long periods of no AC signal transmission are used to maintain the link during the idle period when there is no traffic activity. To save more power, the device provides the option to enable 10BASE-Te mode, which saves additional power by reducing the transmitted signal amplitude from 2.5V to 1.75V. As set by the **MODE[4:0]** configuration straps, 10BASE-Te mode is enabled or disabled by default and can be enabled or disabled by clearing or setting the p\_cat3 bit in the AFED Control Register in MMD space.

#### 5.11.4 REGISTERS ASSOCIATED WITH EEE

The following MMD registers are provided for EEE configuration and management:

- MMD Address 3h, Register 0h PCS Control 1 Register
- MMD Address 3h, Register 1h PCS Status 1 Register
- MMD Address 7h, Register 3Ch EEE Advertisement Register
- MMD Address 7h, Register 3Dh EEE Link Partner Ability Register
- MMD Address 1Ch, Register 9h AFED Control Register

#### 5.12 802.3br Frame Preemption

IEEE Standard 802.3br-2016 specifies a method for interspersing express traffic by preempting the transmission of a normal packet, transmitting the express packet and then resuming the normal packet. The receiver likewise reassembles the fragmented normal packet.

The preemption and reassembly is performed by a new MAC Merge sublayer, which resides between the MAC layer and the Reconciliation Sublayer and makes use of a newly defined mPacket format. This mPacket format starts with the normal preamble but supplements the normal Start of Frame Delimiter (SFD = 0xD5) with newly defined Start mPacket Delimiters (SMDs) of various values. Also added for certain mPackets is a fragment count octet.

Since these SMDs are effectively part of the data stream and not part of the framing (i.e. they are D codes), the PHY functions will pass these to the GMII/MII/RGMII as normal data.

### 5.13 Dynamic Channel Quality (DCQ) (TC1)

The device provides dynamic channel quality features that include Mean Square Error (MSE), Signal Quality Indicator (SQI), and peak Mean Square Error (pMSE) values. These features are designed to be compliant with Sections 6.1.1, 6.1.2, and 6.1.3 of the *OPEN Alliance TC1 - Advanced diagnostics features for 100BASE-T1 automotive Ethernet PHYs Version 1.0* specification, respectively. These DCQ features are detailed in the following sections:

- Mean Square Error (MSE)
- Signal Quality Indicator (SQI)
- Peak Mean Square Error (pMSE)

MLT-3 modulation is used for data transmission in 100BASE-TX and PAM5 modulation is used for data transmission in 1000BASE-T.

Logically, 100BASE-TX (MLT-3) and 1000BASE-T (PAM5) have signal values of  $\{-1, 0, +1\}$  and  $\{-2, -1, 0, +1, +2\}$ , respectively. These logic levels are mapped to slicer reference levels of  $\{-128, 0, 128\}$  for 100BASE-TX and  $\{-128, -64, 0, 64, 128\}$  for 100BASE-T. The middle points (the compare thresholds) are  $\{-64, 64\}$  for 100BASE-TX and are  $\{-96, -32, 32, 96\}$  for 1000BASE-T.

Ideally, each receive data sample would be the maximum distance from the compare thresholds, with error values of 0. But because of noise and imperfection in real applications, the sampled data may be off from its ideal. The closer to the compare threshold, the worse the signal quality.

The slicer error is a measurement of how far the processed data off from its ideal location. The largest instantaneous slicer error for 1000BASE-T is +/-32. The largest instantaneous slicer error for 100BASE-TX is +/-64. A higher absolute slicer error means a degraded signal receiving condition.

#### 5.13.1 MEAN SQUARE ERROR (MSE)

This section defines the implementation of section 6.1.1 of the TC1 specification. The device can provide detailed information of the dynamic signal quality by means of a MSE value. This mode is enabled by setting the sqi\_enable bit in the DCQ Configuration Register. This bit must be set for all DCQ measurements.

# LAN8830

With this method, the slicer error is converted into a squared value and then filtered by a programmable low pass filter. This is similar to taking the average of absolute slicer error over a long moving time window. For each data sample, the difference between the absolute slicer error (scaled by x2 (before squaring) for 1000BASE-T) and the current filtered value is added back into the current filtered value.

#### **Note:** The sqi\_squ\_mode\_en bit in the DCQ Configuration Register must be set to choose square mode.

The sqi\_kp field in the DCQ Configuration Register sets the weighting of the add back as a divide by 2<sup>^sqi\_kp</sup>, effectively setting the filter bandwidth. As the sqi\_kp value is increased, the weighing is decreased, and the mean slicer error value takes a longer time to settle to a stable value. Also as the sqi\_kp value is increased, there will be less variation in the mean slicer error value reported.

The scale611 field in the DCQ Configuration Register is used to set a divide by factor (divide by  $2^{\text{scale611}}$ ) such that the MSE value is linearly scaled to the range of 0 to 511. If the divide by factor is too small, the MSE value is capped at a maximum of 511.

In order to capture the MSE Value, the DCQ Read Capture bit in the DCQ Configuration Register needs to be written as a high with the desired cable pair specified in the DCQ Channel Number field of the same register. The DCQ Read Capture bit will immediately self-clear and the result will be available in the DCQ Mean Square Error Register. The filtered error value is saved every 1.0 ms (125,000 symbols).

In addition to the current MSE Value, the worst case MSE value since the last read of DCQ Mean Square Error Register is stored in DCQ Mean Square Error Worst Case Register.

#### 5.13.2 SIGNAL QUALITY INDICATOR (SQI)

The device provides two SQI methods:

- SQI Method A: TC1 Section 6.1.2 compliant
- SQI Method B: Proprietary method

#### 5.13.2.1 SQI Method A

This section defines the implementation of section 6.1.2 of the TC1 specification. This mode builds upon the Mean Square Error (MSE) method by mapping the MSE value onto a simple quality index. This mode is enabled by setting the sqi\_enable bit, in the DCQ Configuration Register.

As in the Mean Square Error (MSE) method, the sqi\_squ\_mode\_en bit in the DCQ Configuration Register must be set to choose square mode and the scale611 field in the DCQ Configuration Register is used to set the divide by factor (divide by 2<sup>Ascale611</sup>) such that the MSE value is linearly scaled to the range of 0 to 511. The MSE value is compared to the thresholds set in the DCQ SQI Table Registers to provide a SQI value between 0 (worst value) and 7 (best value) as follows:

#### TABLE 5-3: MSE TO SQI MAPPING

| MSE Value          |                       | SQI Value |
|--------------------|-----------------------|-----------|
| Greater Than       | Less Than or Equal To | SQI value |
|                    | SQI_TBL7.SQI_VALUE    | 7         |
| SQI_TBL7.SQI_VALUE | SQI_TBL6.SQI_VALUE    | 6         |
| SQI_TBL6.SQI_VALUE | SQI_TBL5.SQI_VALUE    | 5         |
| SQI_TBL5.SQI_VALUE | SQI_TBL4.SQI_VALUE    | 4         |
| SQI_TBL4.SQI_VALUE | SQI_TBL3.SQI_VALUE    | 3         |
| SQI_TBL3.SQI_VALUE | SQI_TBL2.SQI_VALUE    | 2         |
| SQI_TBL2.SQI_VALUE | SQI_TBL1.SQI_VALUE    | 1         |
| SQI_TBL1.SQI_VALUE |                       | 0         |

In order to capture the SQI value, the DCQ Read Capture bit in the DCQ Configuration Register needs to be written as a high with the desired cable pair specified in the DCQ Channel Number field of the same register. The DCQ Read Capture bit will immediately self-clear and the result will be available in the DCQ SQI Register.

In addition to the current SQI the worst case (lowest) SQI since the last read is available in the SQI Worst Case field.

The correlation between the SQI values stored in the DCQ SQI Register and an according signal to noise ratio (SNR) based on AWG noise (bandwidth of 80MHz) is shown in Table 5-4. The bit error rates to be expected in the case of white noise as interference signal is shown in the table as well for information purposes. A link loss only occurs if the SQI value is 0.

| SQI Value | Recommended BER for AWG Noise Model |
|-----------|-------------------------------------|
| 0         |                                     |
| 1         |                                     |
| 2         | BER>10^-10                          |
| 3         |                                     |
| 4         |                                     |
| 5         |                                     |
| 6         | BER<10^-10                          |
| 7         |                                     |

### TABLE 5-4: SQI VALUE CORRELATION

### 5.13.2.2 SQI Method B

With the SQI Method B, the slicer error is converted into an absolute value and then filtered by a programmable low pass filter. This is similar to taking the average of absolute slicer error over a long moving time window. This mode is enabled by setting the sqi\_enable bit, in the DCQ Configuration Register.

For each data sample, the difference between the absolute slicer error (scaled by x2 (before squaring) for 1000BASE-T) and the current filtered value is added back into the current filtered value. The sqi\_squ\_mode\_en bit in the DCQ Configuration Register is used to square the (scaled) slicer error.

The sqi\_kp field in the DCQ Configuration Register sets the weighting of the add back as a divide by 2<sup>^sqi\_kp</sup>, effectively setting the filter bandwidth. As the sqi\_kp value is increased, the weighing is decreased, and the mean slicer error value takes a longer time to settle to a stable value. Also as the sqi\_kp value is increased, there will be less variation in the mean slicer error value reported.

In order to capture the current error value, the DCQ Read Capture bit in the DCQ Configuration Register needs to be written as a high with the desired cable pair specified in the DCQ Channel Number field of the same register. The DCQ Read Capture bit immediately self-clears and the result is available in the Mean Slicer Error Register. The filtered error value is saved every 1.0 ms (125,000 symbols).

A software based lookup table (derived empirically in lab conditions) may be used to report a SQI number.

### 5.13.3 PEAK MEAN SQUARE ERROR (PMSE)

This section defines the implementation of section 6.1.3 of the TC1 specification. The peak MSE value is intended to identify transient disturbances which are typically in the microsecond range. This mode is enabled by setting the sqi\_enable bit, in the DCQ Configuration Register.

With this method, the slicer error is converted into a squared value and then filtered by a programmable low pass filter. This is similar to taking the average of absolute slicer error over a moving time window.

For each data sample, the difference between the absolute slicer error (scaled by x2 (before squaring) for 1000BASE-T) and the current filtered value is added back into the current filtered value.

Note: The sqi\_squ\_mode\_en bit in the DCQ Configuration Register must be set to choose square mode.

The sqi\_kp3 field in the DCQ Configuration Register sets the weighting of the add back as a divide by  $2^{\Lambda(sqi_kp3)}$ , effectively setting the filter bandwidth. As the sqi\_kp3 value is increased, the weighing is decreased, and the mean slicer error value takes a longer time to settle to a stable value.

Every 1.0ms (125,000 symbols), the highest filtered value over that previous 1.0ms period is saved.

The scale613 field in the DCQ Configuration Register is used to set a divide by factor (divide by 2<sup>scale613+3</sup>) such that the peak MSE value is linearly scaled to the range of 0 to 63. If the divided by factor is too small, the peak MSE value is capped at a maximum of 63.

In order to capture the Peak MSE Value, the DCQ Read Capture bit in the DCQ Configuration Register needs to be written as a high with the desired cable pair specified in the DCQ Channel Number field of the same register. The DCQ Read Capture bit will immediately self-clear and the result will be available in the DCQ Peak MSE Register.

In addition to the current Peak MSE Value the worst case Peak MSE value since the last read of DCQ Peak MSE Register is stored in the same register.

### 5.14 Loopback Modes

The device supports the following loopback operations to verify analog and/or digital data paths.

- Digital (near-end) loopback.
- Remote (Far-End) loopback
  - Remote (Far-End) loopback with switch mode
- External connector loopback

#### 5.14.1 DIGITAL (NEAR-END) LOOPBACK

This loopback mode checks the RGMII transmit and receive data paths between the device and the external MAC, and is supported for all three speeds (10/100/1000 Mbps) at full-duplex.

The loopback data path is shown in Figure 5-9:.

- 1. RGMII MAC transmits frames to the device.
- 2. Frames are wrapped around inside the device.
- 3. The device transmits frames back to RGMII MAC

#### FIGURE 5-9: DIGITAL (NEAR-END) LOOPBACK



The following programming steps and register settings are used for local loopback mode.

For 1000 Mbps loopback,

- 1. Set Basic Control Register,
  - Bit [14] = 1 // Enable local loopback mode
  - Bits [6, 13] = 10 // Select 1000 Mbps speed
  - Bit [12] = 0 // Disable auto-negotiation
  - Bit [8] = 1 // Select full-duplex mode
- 2. Set Auto-Negotiation Master Slave Control Register,
  - Bit [12] = 1 // Enable master-slave manual configuration
  - Bit [11] = 0 // Select slave configuration (required for loopback mode)

For 10/100 Mbps loopback,

- 1. Set Basic Control Register,
  - Bit [14] = 1 // Enable local loopback mode
  - Bits [6, 13] = 00 / 01 // Select 10 Mbps/100 Mbps speed
  - Bit [12] = 0 // Disable auto-negotiation
  - Bit [8] = 1 // Select full-duplex mode

#### 5.14.2 REMOTE (FAR-END) LOOPBACK

This loopback mode checks the line (differential pairs, transformer, RJ-45 connector, Ethernet cable) transmit and receive data paths between the device and its link partner, and is supported for 1000BASE-T full-duplex mode only.

The loopback data path is shown in Figure 5-10:

- 1. The Gigabit PHY link partner transmits frames to the device.
- 2. Frames are wrapped around inside the device.
- 3. The device transmits frames back to the Gigabit PHY link partner

### FIGURE 5-10: REMOTE (FAR-END) LOOPBACK



The following programming steps and register settings are used for remote loopback mode.

- 1. Set Basic Control Register,
  - Bits [6, 13] = 10 // Select 1000 Mbps speed
  - Bit [12] = 0 // Disable auto-negotiation
  - Bit [8] = 1 // Select full-duplex mode

Or just auto-negotiate and link up at 1000BASE-T full-duplex mode with the link partner.

- 2. Set PCS Loop-back Swap/Polarity Control Register,
- 3. Bit [8] = 1 // Enable remote loopback mode

### 5.14.2.1 Switch Mode Loopback

During Remote (Far-End) Loopback, an option may be enabled where the MAC DA and SA are swapped and the FCS is recalculated. This mode is useful for testing where a network switch is the link partner. Upon returning the modified frame to the switch, the switch may direct the frame to the original ingress port. This mode is enabled with the Switch Port Loopback bit in the Common Control Register.

### 5.14.3 EXTERNAL CONNECTOR LOOPBACK

The connector loopback testing feature allows the twisted pair interface to be looped back externally. When using this feature, the PHY must be connected to a loopback connector or a loopback cable. Pair A should be connected to pair B, and pair C to pair D, as shown in Figure 5-11. The connector loopback feature functions at all available interface speeds.

This loopback tests the PHY digital and MAC connectivity.

When using the connector loopback testing feature, the device Auto-Negotiation, speed, and duplex configuration is set using the Basic Control Register, Auto-Negotiation Advertisement Register, and Auto-Negotiation Master Slave Control Register.

For 1000BASE-T connector loopback, the following additional writes are required to be executed in the following order:

- Disable Auto-Negotiation and set the speed to 1000Mbps and the duplex to full by setting the Basic Control Register to a value of 0140h.
- Set the Master-Slave configuration to master by setting the Master/Slave Manual Configuration Enable and Master/Slave Manual Configuration Value bits in the Auto-Negotiation Master Slave Control Register.
- Enable the 1000BASE-T connector loopback by setting the Ext\_lpbk bit in the Reserved Register.

### FIGURE 5-11: EXTERNAL CONNECTOR LOOPBACK



# 5.15 LinkMD<sup>®</sup> Cable Diagnostic

The LinkMD function uses Time Domain Reflectometry (TDR) to analyze the cabling plant for common cabling problems, such as open circuits, short circuits, and impedance mismatches as well as the distance to the fault. Each of the four twisted pairs are tested separately.

LinkMD operates by sending a pulse of known amplitude and duration down the selected differential pair, then analyzing the polarity and shape of the reflected signal to determine the type of fault: open circuit for a positive/non-inverted amplitude reflection and short circuit for a negative/inverted amplitude reflection. The time duration for the reflected signal to return provides the approximate distance to the cabling fault. The LinkMD function processes this TDR information and presents it as a numerical value that can be translated to a cable distance.

LinkMD is initiated by accessing the Cable Diagnostic Register.

To test each individual cable pair, set the cable pair in the Cable Diagnostics Test Pair (VCT\_PAIR[1:0]) field of the Cable Diagnostic Register, along with setting the Cable Diagnostics Test Enable (VCT\_EN) bit. The Cable Diagnostics Test Enable (VCT\_EN) bit will self-clear when the test is concluded.

The test results (for the pair just tested) are available in the Cable Diagnostic Register. With the Bit[9:0] Definition (VCT\_-SEL[1:0]) field set to 0, the Cable Diagnostics Status (VCT\_ST[1:0]) field will indicate a Normal (properly terminated), Open or Short condition, or a Failed Test.

If the test result was Open or Short, the Cable Diagnostics Data or Threshold (VCT\_DATA[7:0]) field indicates the distance to the fault in meters as approximately:

• distance to fault = (VCT\_DATA - 22) \* 4 / cable propagation velocity

With an accuracy of +/- 2% to 3% for short and medium cables and +/- 5% to 6% for long cables. Inaccuracy is due to cable pitch differences between cable manufacturers, where cable pitch is the number of wire twists per unit cable length.

LinkMD supports diagnostic cable testing in the following three scenarios:

- 1. No Link Partner
- 2. Fully Passive Link Partner
- 3. Partially Active Link Partner

#### 5.15.1 LinkMD WITH NO LINK PARTNER

In this scenario the remote end of the cable is unplugged.

Prior to running the cable diagnostics, perform a software reset (Basic Control Register, Bit [15] = 1). After reset, the following must be configured:

- Auto Negotiation disabled [Basic Control Register, Bit [12] = 0]
- Full Duplex set [Basic Control Register, Bit [8] = 1]
- Link Speed set to 1000Mbps [Basic Control Register, Bit [13] = 0, Bit [6] = 1]
- Auto MDI/MDI-X disabled [Digital Debug Control 1 Register, Bit [6] = 1]

• Master-Slave configuration set to Slave [Auto-Negotiation Master Slave Control Register = 0x1200]

Wait 10ms prior to testing the pairs.

In this scenario, for each of the four twisted pairs LinkMD should only return Open or Short along with a distance.

- Open with "distance" providing the correct cable length indicates a good cable
- · Short or Open with any other distance indicates a bad cable

After running the cable diagnostics, perform another software reset [Basic Control Register, Bit [15] = 1].

#### 5.15.2 LinkMD WITH FULLY PASSIVE LINK PARTNER

In this scenario the remote end of the cable is connected to a Link Partner. The Link Partner must be powered down or configured to be in the following passive state:

- Auto Negotiation disabled
- Auto MDI/MDI-X disabled

Prior to running the cable diagnostics, perform a software reset (Basic Control Register, Bit [15] = 1). After reset, the following must be configured:

• Auto Negotiation disabled [Basic Control Register, Bit [12] = 0]

# LAN8830

- Full Duplex set [Basic Control Register, Bit [8] = 1]
- Link Speed set to 1000Mbps [Basic Control Register, Bit [13] = 0, Bit [6] = 1]
- Auto MDI/MDI-X disabled [Digital Debug Control 1 Register, Bit [6] = 1]
- Master-Slave configuration set to Slave [Auto-Negotiation Master Slave Control Register = 0x1200]

Wait 10ms prior to testing the pairs.

In this scenario, for each of the four twisted pairs LinkMD will return Open or Short along with a distance or Normal.

- Normal indicates a good cable which is properly terminated at the Link Partner. Due to no TDR reflections, no cable distance is available with this result (VCT\_DATA[7:0] is invalid).
- Open or Short indicates a bad cable or improper Link Partner termination. VCT\_DATA[7:0] indicates the distance to the cable fault.

After running the cable diagnostics, perform another software reset [Basic Control Register, Bit [15] = 1].

#### 5.15.3 LinkMD WITH PARTIALLY ACTIVE LINK PARTNER

In this scenario the remote end of the cable is connected to a Link Partner. The Link Partner is powered up and in the following state:

- · Auto Negotiation may be enabled, disabled, or unknown
- Auto MDI/MDI-X is disabled, but we are able to selectively configure MDI or MDI-X, as required for the LinkMD tests

Prior to running the cable diagnostics, perform a software reset (Basic Control Register, Bit [15] = 1). After reset, the following must be configured:

- Auto Negotiation disabled [Basic Control Register, Bit [12] = 0]
- Full Duplex set [Basic Control Register, Bit [8] = 1]
- Link Speed set to 1000Mbps [Basic Control Register, Bit [13] = 0, Bit [6] = 1]
- Auto MDI/MDI-X disabled [Digital Debug Control 1 Register, Bit [6] = 1]
- Master-Slave configuration set to Slave [Auto-Negotiation Master Slave Control Register = 0x1200]

Wait 10ms prior to testing the pairs.

The LinkMD test is first run with the Link Partner in MDI mode on twisted pairs B, C, and D.

The LinkMD test is then run with the Link Partner in MDI-X mode on twisted pair A.

- Normal indicates a good cable which is properly terminated at the Link Partner. Due to no TDR reflections, no cable distance is available with this result (VCT\_DATA[7:0] is invalid).
- Open or Short indicates a bad cable or improper Link Partner termination. VCT\_DATA[7:0] indicates the distance to the cable fault.

After running the cable diagnostics, perform another software reset [Basic Control Register, Bit [15] = 1].

- APPLICATION NOTE: If the Cable Diagnostics Status (VCT\_ST[1:0]) field indicates Failed it is generally due to multiple pulses being received after sending out a single pulse. In this Partially Active test the Link Partner is allowed to be in the Auto-Negotiation state but if the Link Partner is mistakenly in forced 1000BASE-T or 100BASE-TX mode the test will fail.
- **APPLICATION NOTE:** Any signal received from a link partner will interfere with the TDR test. Energy detection should first be checked on each wire pair by using the procedure in Section 7.29.2, "Energy-Detect Power-Down Mode".

# 5.16 **RGMII** Interface

The Reduced Gigabit Media Independent Interface (RGMII) supports on-chip data-to-clock delay timing according to the RGMII Version 2.0 Specification, with programming options for external delay timing and to adjust and correct TX and RX timing paths. The RGMII also supports timing modes for the OPEN Alliance SIG TC6 - RGMII EPL (Electrical-Physical Layer) Recommendation for Automotive Application. The on-chip timing delay on the TX and RX clock paths is enabled or disabled as required by the operating mode.

RGMII provides a common interface between RGMII PHYs and MACs, and has the following key characteristics:

- Pin count is reduced from 24 pins for the IEEE Gigabit Media Independent Interface (GMII) to 12 pins for RGMII.
- All speeds (10 Mbps, 100 Mbps, and 1000 Mbps) are supported at both half- and full-duplex.
- Data transmission and reception are independent and belong to separate signal groups.
- Transmit data and receive data are each four bits wide, a nibble.

In RGMII operation, the RGMII pins function as follows:

- The MAC sources the transmit reference clock, TXC, at 125 MHz for 1000 Mbps, 25 MHz for 100 Mbps, and 2.5 MHz for 10 Mbps.
- The PHY recovers and sources the receive reference clock, **RXC**, at 125 MHz for 1000 Mbps, 25 MHz for 100 Mbps, and 2.5 MHz for 10 Mbps.
- For 1000BASE-T, the transmit data, TXD[3:0], is presented on both edges of TXC, and the received data, RXD[3:0], is clocked out on both edges of the recovered 125 MHz clock, RXC.
- For 10BASE-T/100BASE-TX, the MAC holds TX\_CTL low until both PHY and MAC operate at the same speed. During the speed transition, the receive clock is stretched on either a positive or negative pulse to ensure that no clock glitch is presented to the MAC.
- TX\_ER and RX\_ER are combined with TX\_EN and RX\_DV, respectively, to form TX\_CTL and RX\_CTL. These two RGMII control signals are valid at the falling clock edge.

On the device, after power-up or reset, the device is configured to RGMII mode if the <u>RGMII\_EN</u> configuration strap is set to '1'. See the <u>Configuration Straps</u> section.

The device has the option to output a 125 MHz reference clock on the CLK125\_NDO pin. This clock provides a lowercost reference clock alternative for RGMII MACs that require a 125 MHz crystal or oscillator. The 125 MHz clock output is enabled after power-up or reset if the CLK125\_EN strap-in pin is pulled high (via the clk125 Enable bit in Common Control Register).

#### 5.16.1 ISOLATE MODE

When the Isolate (PHY\_ISO) bit in the Basic Control Register is set, the device will three-state the RGMII output pins and ignore the RGMII input pins. The optional CLK125\_NDO output pin is an exception.

#### 5.16.2 RGMII SIGNAL DEFINITION

Table 5-5 describes the RGMII signals. Refer to the RGMII Version 2.0 Specification for more detailed information.

| RGMII Signal Name | Pin Type (with respect to PHY) | Pin Type (with respect to MAC) | Description                                                                                     |
|-------------------|--------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------|
| TXC               | Input                          | Output                         | Transmit Reference Clock<br>(125MHz for 1000Mbps, 25MHz for<br>100Mbps, 2.5MHz for 10Mbps)      |
| TX_CTL            | Input                          | Output                         | Transmit Control                                                                                |
| TXD[3:0]          | Input                          | Output                         | Transmit Data[3:0]                                                                              |
| RXC               | Output                         | Input                          | Receive Reference Clock<br>(125 MHz for 1000 Mbps, 25 MHz for 100<br>Mbps, 2.5 MHz for 10 Mbps) |
| RX_CTL            | Output                         | Input                          | Receive Control                                                                                 |
| RXD[3:0]          | Output                         | Input                          | Receive Data[3:0]                                                                               |

TABLE 5-5: RGMII SIGNAL DEFINITION

### 5.16.3 RGMII SIGNAL DIAGRAM

The RGMII pin connections to the MAC are shown in Figure 5-12:

#### FIGURE 5-12: RGMII INTERFACE



#### 5.16.4 RGMII TIMING

#### 5.16.4.1 RGMII ID Timing / TC6 Delay on Source (DoS) mode

As the default, after power-up or reset, the RGMII timing conforms to the timing requirements in the RGMII Version 2.0 Specification for Internal Delay mode as well as the timing requirements for the TC6 Delay on Source (DoS) mode.

For the transmit path (MAC to PHY), the device does not add any delay locally at its TXC, TX\_CTL and TXD[3:0] input pins, and expects the TXC delay to be provided on-chip by the MAC.

APPLICATION NOTE: If MAC does not provide any delay or insufficient delay for the TXC, the device has two options. The device may add a fixed 2ns, DLL based delay to the TXC input. In addition to this fixed delay, pad skew registers can provide up to a 5.8 ns on-chip delay (~4.5 ns additional can be added to TXC, ~1.3 ns can be subtracted from TX\_CTL and TXD[3:0]).

For the receive path (PHY to MAC), the device adds a fixed 2ns, DLL based delay to the RXC output pin with respect to RX\_CTL and RXD[3:0] output pins.

APPLICATION NOTE: If necessary, the device has pad skew registers that can adjust the RXC on-chip delay by up to an additional 5.8 ns (~4.5 ns additional can be added to RXC, ~1.3 ns can be subtracted from RX\_CTL and TXD[3:0]).

The above default RGMII timings imply:

- RXC clock skew is set by the default register settings.
- TXC clock skew is provided by the MAC.
- No PCB delay is required for TXC and RXC clocks.

The following figure illustrates the RGMII Version 2.0 Specification Internal Delay / TC6 Delay on Source (DoS) operation





When computing the RGMII timing relationships, delays along the entire data path must be aggregated to determine the total delay to be used for comparison between RGMII pins within their respective timing group. For the transmit data path, total delay includes MAC output delay, MAC-to-PHY PCB routing delay, and PHY input delay and skew setting (if any). For the receive data path, the total delay includes PHY output delay, PHY-to-MAC PCB routing delay, and MAC input delay and skew setting (if any).

Figure 5-14 and Figure 5-15 from the RGMII v2.0 Specification are provided as references to understanding RGMII v1.3 external delay and RGMII v2.0 on-chip delay timing operation.

# FIGURE 5-14: RGMII V2.0 SPEC (MULTIPLEXING AND TIMING DIAGRAM – ORIGINAL RGMII (V1.3) WITH EXTERNAL DELAY)





#### RGMII V2.0 SPEC (MULTIPLEXING AND TIMING DIAGRAM - RGMII-ID (V2.0) **FIGURE 5-15:**

The following notes provide clarification for Figure 5-15:

TXC (SOURCE DATA), solid line, is the MAC GTX CLK clock output timing per RGMII v1.3 Specification (PCB delay line required or PHY internal delay required)

TXC (SOURCE DATA) WITH INTERNAL DELAY ADDED, dotted line, is the MAC GTX CLK clock output timing per RGMII v2.0 Specification (no PCB delay required and no PHY internal delay required)

RXC (SOURCE DATA), solid line, is the PHY RX CLK clock output timing per RGMII v1.3 Specification (PCB delay line required or MAC internal delay required)

RXC (SOURCE DATA) WITH INTERNAL DELAY ADDED, dotted line, is the PHY RX\_CLK clock output timing per RGMII v2.0 Specification (no PCB delay required and no MAC internal delay required)

| Parameter                     | Description                                                                   | Min. | Тур. | Max. | Units |
|-------------------------------|-------------------------------------------------------------------------------|------|------|------|-------|
| T <sub>skew</sub> T           | Data-to-clock output skew (at transmitter) per<br>RGMII v1.3 (external delay) | -500 | _    | 500  | ps    |
| T <sub>skew</sub> R           | Data-to-clock input skew (at receiver) per RGMII v1.3 (external delay)        | 1.0  |      | 2.6  | ns    |
| T <sub>setup</sub> T          | Data-to-clock output setup (at transmitter – inte-<br>grated delay)           | 1.2  | 2.0  | -    | ns    |
| T <sub>hold</sub> T           | Clock-to-data output hold (at transmitter – inte-<br>grated delay)            | 1.2  | 2.0  | _    | ns    |
| T <sub>setup</sub> R          | Data-to-clock input setup (at receiver – integrated delay)                    | 1.0  | 2.0  | —    | ns    |
| T <sub>hold</sub> R           | Clock-to-data input hold (at receiver – integrated delay)                     | 1.0  | 2.0  | _    | ns    |
| t <sub>cyc</sub> (1000BASE-T) | Clock cycle duration for 1000BASE-T                                           | 7.2  | 8.0  | 8.8  | ns    |
| t <sub>cyc</sub> (100BASE-TX) | Clock cycle duration for 100BASE-TX                                           | 36   | 40   | 44   | ns    |
| t <sub>cyc</sub> (10BASE-T)   | Clock cycle duration for 10BASE-T                                             | 360  | 400  | 440  | ns    |

## TABLE 5-6:RGMII V2.0 SPECIFICATION

The RGMII Version 2.0 Specification defines the RGMII data-to-clock skews only for 1000 Mbps operation, which uses both clock edges for sampling the data and control signals at the 125 MHz clock frequency (8 ns period). For 10/100 Mbps operations, the data signals are sampled on the rising clock edge and the control signals are sampled on both clock edges. With slower clock frequencies, 2.5 MHz (400 ns period) for 10 Mbps and 25 MHz (40 ns period) for 100 Mbps, the RGMII data-to-clock skews for 10/100 Mbps operations will have greater timing margins than for 1000 Mbps operation, and therefore can be relaxed from 2.6 ns (maximum) for 1000 Mbps to 160 ns (maximum) for 10 Mbps and 16 ns (maximum) for 100 Mbps.

### 5.16.4.2 TC6 Delay on Destination (DoD) mode

In order to support the Delay on Destination (DoD) mode specified by the OPEN Alliance SIG TC6 - RGMII EPL (Electrical-Physical Layer) Recommendation for Automotive Application, the internal delay on the **RXC** is disabled and the internal delay on the **TXC** is enabled. This results in data and control, at the device pins, nominally centered about the clock edges. A bounded skew allows the data and control to occur before or after the clock edges.

For the transmit path (MAC to PHY), the device adds a fixed 2ns, DLL based delay locally at its TXC input with respect to TX\_CTL and TXD[3:0] input pins. This effectively provides positive setup and hold timings to the internal flip flops.

For the receive path (PHY to MAC), the device does not any additional delay locally to the RXC output pin. The MAC will provide a delay on its input clock pin.

The above default RGMII timings imply:

- RXC clock skew is provided by the MAC.
- TXC clock skew is set by the default register settings.
- No PCB delay is required for TXC and RXC clocks since both devices add internal delay on their input clocks.

The following figure illustrates the TC6 Delay on Destination (DoD) operation.

#### FIGURE 5-16: TC6 DELAY ON DESTINATION (DoD) OPERATION



#### 5.16.4.3 RGMII DLL BASED CLOCK SKEW

The delays on RXC (enabled by default) and optionally on TXC (bypassed by default) are provided by internal DLLs.

When the RGMII delay is bypassed the delay chain is completely omitted and the DLL output clock is the same as the DLL input clock (except for one multiplexer delay). DLL bypass is controlled by the bypass rxdll and bypass txdll bits of the RX DLL Control Register and the TX DLL Control Register for **RXC** and **TXC** respectively.

When DLL tuning is enabled (normal operation) the DLL is dynamically tuned. The txdll\_tap\_adj and rxdll\_tap\_adj fields in the TX DLL Control Register and the RX DLL Control Register are used to statically account for the output multiplexer stage in the delay chain. The larger the value the less of a delay there is on the clock. The DLL tap select value is dynamically calculated and adjusts the delay chain. The txdll\_tap\_sel and rxdll\_tap\_sel fields provide the default DLL tap select values before the first tuning cycle occurs.

When DLL tuning is disabled, by setting the rxdll\_tune\_disable or txdll\_tune\_disable bits in the RX DLL Control Register or TX DLL Control Register respectively, the DLL is not dynamically tuned but is still used to provide a fixed delay. The txdll\_tap\_sel and rxdll\_tap\_sel settings are used as fixed delay values. The txdll\_tap\_adj and rxdll\_tap\_adj fields are not used.

The DLL must be reset whenever a new value is programmed in txdll\_tap\_sel or rxdll\_tap\_sel fields. This is accomplished by the respective rxdll\_reset or txdll\_reset bit in the RX / TX DLL Reset and BIST Control Register.

**Note:** These bits are not self-clearing and must be set then reset by software.

#### 5.16.4.4 RGMII Pad Skew Registers

It is common to implement RGMII PHY-to-MAC designs that either PHY, MAC, or both PHY and MAC are not fully RGMII v2.0 compliant with on-chip clock delay. These combinations of mixed RGMII v1.3/v2.0 designs and plus sometimes non-matching RGMII PCB trace routings require a review of the entire RGMII system timings (PHY on-chip, PCB trace delay, MAC on-chip) to compute the aggregate clock delay and determine if the clock delay timing is met.

If timing adjustment is needed, pad skew registers are available for all RGMII pins (clocks, control signals, and data bits) to provide programming options to adjust or correct the timing relationship for each RGMII pin. Because RGMII is a source-synchronous bus interface, the timing relationship needs to be maintained only within the RGMII pin's respective timing group.

Clock Invert and Control Signal Pad Skew Register: RX\_CTL, TX\_CTL

RGMII RX Data Pad Skew Register: RXD3, RXD2, RXD1, RXD0

RGMII TX Data Pad Skew Register: TXD3, TXD2, TXD1, TXD0

Clock Pad Skew Register: TXC, RXC

The RGMII control signals and data bits have 4-bit skew settings, while the RGMII clocks have 5-bit skew settings.

Each register value increment is approximately:

Data and control: 56ps (min) to 187ps (max)

RXC and TXC: 56ps (min) to 187ps (max)

A lower value decreases the delay, while a higher value increases the delay.

Table 5-7 and Table 5-8 list the approximate delay for each pad skew (value) setting.

#### TABLE 5-7: ABSOLUTE DELAY FOR 5-BIT PAD SKEW SETTING

| Pad Skew Value | Delay (ns)                          |
|----------------|-------------------------------------|
| 0_000          | -0.39(min) / -1.31(max)             |
| 0_0001         | -0.34(min) / -1.12(max)             |
| 0_0010         | -0.28(min) / -0.94(max)             |
| 0_0011         | -0.22(min) / -0.75(max)             |
| 0_0100         | -0.17(min) / -0.56(max)             |
| 0_0101         | -0.11(min) / -0.37(max)             |
| 0_0110         | -0.06(min) / -0.19(max)             |
| 0_0111         | No delay adjustment (default value) |
| 0_1000         | 0.06(min) / 0.19(max)               |
| 0_1001         | 0.11(min) / 0.37(max)               |
| 0_1010         | 0.17(min) / 0.56(max)               |
| 0_1011         | 0.22(min) / 0.75(max)               |
| 0_1100         | 0.28(min) / 0.94(max)               |
| 0_1101         | 0.34(min) / 1.12(max)               |
| 0_1110         | 0.39(min) / 1.31(max)               |
| 0_1111         | 0.45(min) / 1.50(max)               |
| 1_0000         | 0.50(min) / 1.68(max)               |
| 1_0001         | 0.56(min) / 1.87(max)               |
| 1_0010         | 0.62(min) / 2.06(max)               |
| 1_0011         | 0.67(min) / 2.24(max)               |
| 1_0100         | 0.73(min) / 2.43(max)               |
| 1_0101         | 0.78(min) / 2.62(max)               |
| 1_0110         | 0.84(min) / 2.81(max)               |
| 1_0111         | 0.90(min) / 2.99(max)               |
| 1_1000         | 0.95(min) / 3.18(max)               |
| 1_1001         | 1.01(min) / 3.37(max)               |
| 1_1010         | 1.06(min) / 3.55(max)               |
| 1_1011         | 1.12(min) / 3.74(max)               |
| 1_1100         | 1.18(min) / 3.93(max)               |
| 1_1101         | 1.23(min) / 4.11(max)               |
| 1_1110         | 1.29(min) / 4.30(max)               |
| 1_1111         | 1.34(min) / 4.49(max)               |

| Pad Skew Value | Delay (ns) (Si B0) (est.)           |
|----------------|-------------------------------------|
| 0000           | -0.39(min) / -1.31(max)             |
| 0001           | -0.34(min) / -1.12(max)             |
| 0010           | -0.28(min) / -0.94(max)             |
| 0011           | -0.22(min) / -0.75(max)             |
| 0100           | -0.17(min) / -0.56(max)             |
| 0101           | -0.11(min) / -0.37(max)             |
| 0110           | -0.06(min) / -0.19(max)             |
| 0111           | No delay adjustment (default value) |
| 1000           | 0.06(min) / 0.19(max)               |
| 1001           | 0.11(min) / 0.37(max)               |
| 1010           | 0.17(min) / 0.56(max)               |
| 1011           | 0.22(min) / 0.75(max)               |
| 1100           | 0.28(min) / 0.94(max)               |
| 1101           | 0.34(min) / 1.12(max)               |
| 1110           | 0.39(min) / 1.31(max)               |
| 1111           | 0.45(min) / 1.50(max)               |

#### **TABLE 5-8**: **ABSOLUTE DELAY FOR 4-BIT PAD SKEW SETTING**

The following examples show how to read/write to the Clock Pad Skew Register (MMD Address 2h, Register 8h) for the RGMII TXC and RXC skew settings. MMD register access is through the MMD Access Control Register and MMD Access Address/Data Register. For more programming details, refer to the MMD Registers section.

- Read back value of MMD Address 2h, Register 8h.
  - Write MMD Access Control Register = 0x0002

  - Write MMD Access Control Register = 0x4002 Register 8h
  - Read MMD Access Address/Data Register
- // Select MMD Device Address 2h

// Select MMD Device Address 2h

- Write MMD Access Address/Data Register = 0x0008 // Select Register 8h of MMD Device Address 2h
  - // Select register data for MMD Device Address 2h,

// Select register data for MMD Device Address 2h,

- // Read value of MMD Device Address 2h, Register 8h
- Write value 0x03FF (delay TXC and RXC pad skews to their maximum values) to the Clock Pad Skew Register (MMD Address 2h, Register 8h)
  - Write MMD Access Control Register = 0x0002
  - Write MMD Access Address/Data Register = 0x0008 // Select Register 8h of MMD Device Address 2h
  - Write MMD Access Control Register = 0x4002 Register 8h
  - Write MMD Access Address/Data Register = 0x03FF // Write value 0x03FF to MMD Device Address 2h, Register 8h

#### 5.16.5 **RGMII IN-BAND STATUS**

The device provides in-band status to the MAC during the inter-frame gap when RX CTL is de-asserted. RGMII in-band status is always enabled after power-up.

The in-band status is sent to the MAC using the RXD[3:0] data pins, and is described in Table 5-9.

| RX_CTL                                                          | RXD3                                                | RXD[2:1]                                                                                                            | RXD0                                        |
|-----------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| 0 / 0<br>(equivalent to <b>RX_DV</b> = 0 /<br><b>RX_ER</b> = 0) | Duplex Status<br>0 = Half-duplex<br>1 = Full-duplex | RX_CLK clock speed<br>00 = 2.5 MHz (10 Mbps)<br>01 = 25 MHz (100 Mbps)<br>10 = 125 MHz (1000 Mbps)<br>11 = Reserved | Link Status<br>0 = Link down<br>1 = Link up |

## TABLE 5-9: RGMII IN-BAND STATUS

#### 5.16.6 RGMII EEE LOW POWER IDLE

The device supports EEE Low Power Idle on the RGMII interface. This is encoded as  $RX\_CTL = 0/1$  (equivalent to  $RX\_DV = 0 / RX\_ER = 1$ ) and RXD[3:0] = 0x1 / 0x0 (equivalent to RXD[7:0] = 0x01) for receive and as  $TX\_CTL = 0/1$  (equivalent to  $TX\_EN = 0 / TX\_ER = 1$ ) and TXD[3:0] = 0x1 / 0x0 (equivalent to TXD[7:0] = 0x01) for transmit.

## 5.17 MII Management (MIIM) Interface

The device supports the IEEE 802.3 MII management interface, also known as the Management Data Input / Output (MDIO) interface. This interface allows upper-layer devices to monitor and control the state of the device. An external device with MIIM capability is used to read the PHY status and/or configure the PHY settings. More details about the MIIM interface can be found in Clause 22.2.4 of the IEEE 802.3 Specification.

The MIIM interface consists of the following:

- A physical connection that incorporates the clock line (MDC) and the data line (MDIO).
- A specific protocol that operates across the physical connection mentioned earlier, which allows an external controller to communicate with one or more devices. Each device is assigned a unique PHY address between 0h through 7h via PHYAD[2:0] strapping pins.
- A 32-register address space for direct access to IEEE-defined registers and vendor-specific registers, and for indirect access to MMD addresses and registers. See the Register Map section.

Table 5-10 shows the MII management frame format for the device.

|       | Preamble | Start of<br>Frame | Read/Write<br>OP Code | PHY<br>Address<br>Bits [4:0] | REG<br>Address<br>Bits [4:0] | ТА | Data Bits [15:0] | ldle |
|-------|----------|-------------------|-----------------------|------------------------------|------------------------------|----|------------------|------|
| Read  | 32 1's   | 01                | 10                    | AAAA                         | RRRRR                        | Z0 | DDDDDDDD_DDDDDDD | Z    |
| Write | 32 1's   | 01                | 01                    | AAAAA                        | RRRRR                        | 10 | DDDDDDDD_DDDDDDD | Z    |

#### TABLE 5-10: MII MANAGEMENT FRAME FORMAT

The LAN8830 is limited to PHY addresses 0h through 7h.

#### 5.17.1 ALL PHYS ADDRESS

Normally, the Ethernet PHY is accessed at the PHY address set by the PHYAD strapping pins.

PHY Address 0h is optionally supported as the broadcast PHY address, which allows for a single write command to simultaneously program an identical PHY register for two or more PHY devices (for example, using PHY Address 0h to set the Basic Control Register to a value of 0x1940 to set Bit [11] to a value of one to enable software power-down).

PHY address 0 is enable (in addition to the PHY address set by the PHYAD strapping pins) when the All-PHYAD Enable bit in the Common Control Register is a 1.

#### 5.17.2 MDIO OUTPUT DRIVE MODE

The MDIO output pin drive mode is controlled by the MDIO Buffer Type bit in Output Control Register. When set to a 0, the MDIO output is open-drain. When set to a 1, the MDIO output is push-pull.

#### 5.17.3 HIGHER-SPEED MDIO OPERATION

The MDIO bus can operate at standard speeds up to 2.5 MHz, as well higher speeds up to 8.33 MHz.

Default register values enable standard MDIO operation, that is MDIO operation up to 2.5 MHz MDC frequency with multiple PHYs on the MDIO bus, using an open-drain MDIO driver. Due to the use of an open-drain driver an external  $1k\Omega$  to  $4.7k\Omega$  pull-up resistor is required.

Up to 8.33 MHz, open-drain MDIO operation is supported however it is limited to a single PHY on the MDIO bus and requires the used of a  $1k\Omega$  external pull-up resistor.

The device can be configured to use a push-pull MDIO driver. The reconfiguration process requires initially running the MDIO bus at 2.5 MHz since an open-drain MDIO driver is used by default. The push-pull MDIO driver allows operation up to 8.33 MHz with the  $1k\Omega$  external pull-up resistor.

#### 5.17.4 CLAUSE 45 PROTECTION

To facilitate interoperability with other PHYs that are managed with Clause 45 of the IEEE 802.3 Specification, the MIIM Interface will ignore management frames that do not contain a Start of Frame field equal to '01'.

**APPLICATION NOTE:** If preamble suppression is allowed (MF Preamble Suppression in the Basic Status Register equals 1) and the Start of Frame field is not equal '01', the MIIM Interface will ignore the entire frame. It will not falsely detect the remainder of the frame as a new frame.

### 5.18 Interrupt (INT\_N)

The INT\_N pin is an optional interrupt signal that is used to inform the external controller that there has been a status update in the device. The Interrupt Enable Register contains the interrupt control bits that enable and disable the conditions for asserting the INT\_N signal. The Interrupt Status Register contains the interrupt status bits that indicate which interrupt conditions have occurred. Most interrupt status bits are cleared upon reading. Some bits are read only and have a lower level register to indicate individual sources.

**Note:** Bits in the Interrupt Status Register are set by the interrupt events regardless of the value of the corresponding bits in the Interrupt Enable Register.

The INT\_N buffer type is selectable between open-drain and push-pull and is configured by the INT Buffer Type field in the Output Control Register. The default is open-drain.

The Intr Polarity Invert bit in the Control Register sets the interrupt level to active high or active low. The default is active low. If the buffer type is set to open-drain, the polarity is forced to be active low.

# 5.19 LED Support

The device provides five programmable LED output pins, LED5 through LED1, which are configurable to support three LED modes. The LED mode is configured by the <u>LED\_MODE</u> strap-in as well as the LED Mode bit in the UNH Test Register and is defined as follows:

- Individual-LED Mode: LED Mode = 1, <u>LED\_MODE</u> strap input high (pulled up):
- Tri-Color LED Mode: LED Mode = 1, <u>LED MODE</u> strap input low (pulled down)
- Enhanced LED Mode: LED Mode = 0, <u>LED MODE</u> strap input is unused:

Each LED output pin can directly drive an LED with a series resistor (typically  $220\Omega$  to  $470\Omega$ ).

#### 5.19.1 INDIVIDUAL-LED MODE

In Individual-LED mode, Table 5-11 specifies the LED functionality. The LED function is controlled by the mr\_led\_sel field in the PCS Loop-back Swap/Polarity Control Register.

Note: The LEDs are forced OFF when the Isolate (PHY\_ISO) bits in the Basic Control Register is set.

**Note:** The LEDs are forced OFF when the Power Down bit in the Basic Control Register is set.

| LED Pin | Pin State<br>Note 5-1 | LED<br>Definition | mr_led_sel=11b                            | mr_led_sel=10b                            | mr_led_sel=01b                            | mr_led_sel=00b |  |  |
|---------|-----------------------|-------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|----------------|--|--|
|         | Н                     | OFF               | No Link 100                               | No Link 100                               | No Link 100                               |                |  |  |
| LED5    | L                     | ON                | Link 100                                  | Link 100                                  | Link 100                                  | rsvd           |  |  |
|         | Toggle                | Blinking          | -                                         | Activity 100                              | -                                         |                |  |  |
|         | Н                     | OFF               | No Link 1000                              | No Link 1000                              | No Link 1000                              |                |  |  |
| LED4    | L                     | ON                | Link 1000                                 | Link 1000                                 | Link 1000                                 | rsvd           |  |  |
|         | Toggle                | Blinking          | -                                         | Activity 1000                             | -                                         |                |  |  |
|         | Н                     | OFF               | Link Off or Half<br>Duplex                | Link Off or Half<br>Duplex                | Link Off or Half<br>Duplex                | rsvd           |  |  |
| LED3    | L                     | ON                | Full Duplex and<br>Link On (any<br>speed) | Full Duplex and<br>Link On (any<br>speed) | Full Duplex and<br>Link On (any<br>speed) |                |  |  |
|         | Toggle                | Blinking          | Collision                                 | Collision                                 | Collision                                 |                |  |  |
| LED2    | Н                     | OFF               | Link Off                                  |                                           |                                           |                |  |  |
|         | L                     | ON                |                                           | Link On (any speed)                       |                                           |                |  |  |
| LED1    | Н                     | OFF               |                                           | No A                                      | ctivity                                   |                |  |  |
|         | Toggle                | Blinking          |                                           | Activity                                  | (RX, TX)                                  |                |  |  |

TABLE 5-11: INDIVIDUAL-LED MODE - PIN DEFINITION

Note 5-1 Assuming active low LEDs.

#### 5.19.2 TRI-COLOR LED MODE

In Tri-color LED mode, the link and activity status are indicated by the LED2 pin for 1000BASE-T; by the LED1 pin for 100BASE-TX; and by both LED2 and LED1 pins, working in conjunction, for 10BASE-T. This is summarized in Table 5-12.

Note: This mode applies only to LED1 and LED2, the other LEDs operate in Individual-LED mode.

Note: The LEDs are forced OFF when the Isolate (PHY\_ISO) bits in the Basic Control Register is set.

Note: The LEDs are forced OFF when the Power Down bit in the Basic Control Register is set.

#### TABLE 5-12: TRI-COLOR LED MODE - PIN DEFINITION

|        | LED Pin (State)<br>Note 5-2 LED Pin (Definition) |          | Link/Activity |                             |
|--------|--------------------------------------------------|----------|---------------|-----------------------------|
| LED2   | LED1                                             | LED2     | LED1          |                             |
| Н      | Н                                                | OFF      | OFF           | Link Off                    |
| L      | Н                                                | ON       | OFF           | 1000 Link/No Activity       |
| Toggle | Н                                                | Blinking | OFF           | 1000 Link/Activity (RX, TX) |
| Н      | L                                                | OFF      | ON            | 100 Link/No Activity        |
| Н      | Toggle                                           | OFF      | Blinking      | 100 Link/Activity (RX, TX)  |
| L      | L                                                | ON       | ON            | 10 Link/No Activity         |
| Toggle | Toggle                                           | Blinking | Blinking      | 10 Link/Activity (RX, TX)   |

**Note 5-2** Assuming active low LEDs.

#### 5.19.3 ENHANCED LED MODE

Enhanced LED mode is enabled when the device LED Mode bit in the UNH Test Register is cleared. In Enhanced LED mode, each LED can be configured to display different status information that can be selected by setting the corresponding LED Configuration field of the LED Mode Select Register. The modes are shown in Table 5-13. The blink/pulse-stretch and other LED settings can be configured via the LED Behavior Register.

Note: This mode applies only to LED1, LED2, LED3 and LED4. LED5 is disabled in this mode.

**Note:** The LEDs are forced OFF when the Power Down bit in the Basic Control Register is set.

| Mode | Name                                            | Description                                                                                                                                                                                                                                                                  |
|------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Link/Activity                                   | <ul> <li>1 (led off) = No link in any speed on any media interface.</li> <li>0 (led on) = Valid link at any speed on any media interface.</li> <li>Blink or pulse stretch (led turns off) = Valid link at any speed on any media interface with activity present.</li> </ul> |
| 1    | Link1000/Activity                               | 1 (led off) = No link at 1000BASE-T.<br>0 (led on) = Valid link at 1000BASE-T.<br>Blink or pulse stretch (led turns off) = Valid link at 1000BASE-T with<br>activity present.                                                                                                |
| 2    | Link100/Activity                                | 1 (led off) = No link at 100BASE-TX.<br>0 (led on) = Valid link at 100BASE-TX.<br>Blink or pulse stretch (led turns off) = Valid link at 100BASE-TX with<br>activity present.                                                                                                |
| 3    | Link10/Activity                                 | 1 (led off) = No link at 10BASE-T.<br>0 (led on) = Valid link at 10BASE-T.<br>Blink or pulse stretch (led turns off) = Valid link at 10BASE-T with activ-<br>ity present.                                                                                                    |
| 4    | Link100/1000/Activity                           | 1 (led off) = No link at 100BASE-TX or 1000BASE-T.<br>0 (led on) = Valid link at 100BASE-TX or 1000BASE-T.<br>Blink or pulse stretch (led turns off) = Valid link at 100BASE-TX or<br>1000BASE-T, with activity present.                                                     |
| 5    | Link10/1000/Activity                            | 1 (led off) = No link at 10BASE-T or 1000BASE-T.<br>0 (led on) = Valid link at 10BASE-T or 1000BASE-T.<br>Blink or pulse stretch (led turns off) = Valid link at 10BASE-T or<br>1000BASE-T, with activity present.                                                           |
| 6    | Link10/100/Activity                             | 1 (led off) = No link at 10BASE-T or 100BASE-TX.<br>0 (led on) = Valid link at 10BASE-T or 100BASE-TX.<br>Blink or pulse stretch (led turns off) = Valid link at 10BASE-T or<br>100BASE-TX, with activity present.                                                           |
| 7    | RESERVED                                        | RESERVED                                                                                                                                                                                                                                                                     |
| 8    | Duplex/Collision                                | 1 (led off) = Link established in half-duplex mode, or no link established.<br>0 (led on) = Link established in full-duplex mode.<br>Blink or pulse stretch (led turns on) = Link established in half-duplex<br>mode but collisions are present.                             |
| 9    | Collision                                       | 1 (led off) = No collisions detected.<br>Blink or pulse stretch (led turns on) = Collision detected.                                                                                                                                                                         |
| 10   | Activity                                        | 1 (led off) = No activity present.<br>Blink or pulse stretch (led turns on) = Activity present. (becomes TX<br>activity present if the LED Activity Output Select bit in the LED Behavior<br>Register is set to 1.)                                                          |
| 11   | RESERVED                                        | RESERVED                                                                                                                                                                                                                                                                     |
| 12   | Auto-Negotiation Fault<br>Parallel Detect Fault | 1 (led off) = No Parallel Detect fault present.<br>0 (led on) = Parallel Detect fault occurred.                                                                                                                                                                              |
| 13   | RESERVED                                        | RESERVED                                                                                                                                                                                                                                                                     |
| 14   | Force LED Off                                   | 1 (led off) = De-asserts the LED.                                                                                                                                                                                                                                            |
| 15   | Force LED On                                    | 0 (led on) = Asserts the LED.                                                                                                                                                                                                                                                |

# TABLE 5-13: LED MODE AND FUNCTION SUMMARY

#### 5.19.3.1 LED Behavior

Using the LED Behavior Register, the following LED behaviors can be configured.

- LED Combine
- · LED Blink or Pulse-Stretch
- Rate of LED Blink or Pulse-Stretch
- LED Pulsing Enable

#### 5.19.3.1.1 LED Combine

Enables an LED to display the status for a combination of primary and secondary modes. This can be enabled or disabled for each LED pin via the LED Combination Disables field of the LED Behavior Register. For example, a copper link running in 1000BASE-T mode with activity present can be displayed with one LED by configuring an LED pin to Link1000/Activity mode. The LED asserts when linked to a 1000BASE-T partner and also blinks or performs pulsestretch when activity is either transmitted by the PHY or received by the Link Partner. When disabled, the combine feature only provides status of the selected primary function. In this example, only Link1000 asserts the LED, and the secondary mode, activity, does not display if the combine feature is disabled.

#### 5.19.3.1.2 LED Blink or Pulse-Stretch

This behavior is used for activity and collision indication. This can be uniquely configured for each LED pin via the LED Pulse Stretch Enables field of the LED Behavior Register. Activity and collision events can occur randomly and intermittently throughout the link-up period.

Blink is a 50% duty cycle oscillation of asserting and de-asserting an LED pin.

As shown in Figure 5-17, for a single event, the LED will blink (either on or off depending on the LED function) for half of the blink period. For continual events, the LED will oscillate at the blink rate.

# FIGURE 5-17: LED BLINK PATTERN



Pulse-stretch guarantees that an LED is asserted and de-asserted for a specific period of time when activity is either present or not present.

As shown in Figure 5-18, for a single event, the LED will pulse (either on or off depending on the LED function) for the full pulse period. For continual events, the LED will remain on (or off) and will extend from a half to one and a half pulse periods once the events terminate. Once off (or on), the LED will remain in that state for at least a half pulse period.





The blink / pulse stretch rate can be configured, as detailed in Section 5.19.3.1.3, "Rate of LED Blink or Pulse-Stretch".

#### 5.19.3.1.3 Rate of LED Blink or Pulse-Stretch

This behavior controls the LED blink rate or pulse-stretch length when the blink/pulse-stretch is enabled (LED Pulse Stretch Enables) on an LED pin. This can be uniquely configured for each LED pin via the LED Blink / Pulse-Stretch Rate field of the LED Behavior Register. The blink rate, which alternates between a high and low voltage level at a 50% duty cycle, can be set to 2.5 Hz, 5 Hz, 10 Hz, or 20 Hz. For pulse-stretch, the rate can be set to 50 ms, 100 ms, 200 ms, or 400 ms.

#### 5.19.3.1.4 LED Pulsing Enable

To provide additional power savings, the LEDs (when asserted) can be modulated at 5 kHz, 20% duty cycle, by setting the LED Pulsing Enable bit of the LED Behavior Register.

#### 5.19.4 LED POLARITY AND BUFFER TYPE

The LED polarity is configured by the LED Polarity field in the Output Control Register. The default of this register is set by the strap values on the LED pins themselves, effectively making the polarity self setting.

The LED buffer type is selectable between open-drain/open-source and push-pull and is configured by the LED Buffer Type field in the Output Control Register. If open-drain/open-source is selected, the polarity then determines open-drain (active low) and open-source (active high).

# 5.20 GPIOs

The GPIO controller is comprised of 7 programmable input / output pins that are shared with other pins (see Section 3.4, "Pin Alternate Functions"). These pins are individually configurable via the GPIO registers.

For a pin to function as its GPIO, the GPIO must be enabled via the corresponding bit in the General Purpose IO Enable Register (GPIO\_EN).

When configured as an input, via the General Purpose IO Direction Register (GPIO\_DIR), the pin's pull-up is enabled. The corresponding General Purpose IO Data Register (GPIO\_DATA) bit reflects the current state of the GPIO input.

Extreme care must be taken on strap input pins that may be used for General Purpose Inputs. The General Purpose Inputs must be conditioned or otherwise disabled such that they do not drive incorrect strap input values during the strap loading time.

When configured as an output, the output buffer type is selected by the corresponding bit in the General Purpose IO Buffer Type Register (GPIO\_BUF). Push/pull and open-drain output buffers are supported for each GPIO.

When functioning as an open-drain driver, the GPIO output pin is driven low when the corresponding bit in the General Purpose IO Data Register (GPIO\_DATA) is cleared to 0 and is not driven when set to 1.

When a GPIO is enabled as a push/pull output, the value output to the GPIO pin is controlled via the corresponding bit in the General Purpose IO Data Register (GPIO\_DATA).

When a GPIO is set to an output, the pin's pull-up is disabled, however the pin's input buffer remains enabled. A read of the General Purpose IO Data Register (GPIO\_DATA) still returns the state of the GPIO input (not the previous value written to the register).

**Note:** Unless otherwise determined by the normal pin function, the pull-up is only enabled if the pin is set as a GPIO input.

**APPLICATION NOTE:** Internal pull-up resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled high, an external resistor must be added.

When functioning as an output, the pin's pull-up is disabled. An open-drain output may require an external pull-up depending on the application.

#### 5.20.1 GPIO INTERRUPTS

Each GPIO provides the ability to trigger a unique GPIO interrupt in the General Purpose IO Interrupt Status Register (GPIO\_INT\_STS). Reading the GPIO Interrupt (GPIO\_INT) bits of this register provides the current status of the corresponding interrupt. Each interrupt is enabled by setting the corresponding General Purpose IO Interrupt Enable Register (GPIO\_INT\_EN) bit. The GPIO Controller aggregates the enabled interrupt values into an internal signal that is sent to the main interrupt logic and is reflected via the GPIO Interrupt bit in the Interrupt Status Register.

**Note:** Bits in the General Purpose IO Interrupt Status Register (GPIO\_INT\_STS) are set by the interrupt events regardless of the value of the corresponding bits in the General Purpose IO Interrupt Enable Register (GPI-O\_INT\_EN).

As interrupts, GPIO inputs are level sensitive and must be active for greater than ~85 nS to be recognized (sampled by 2 consecutive 25MHz edges).

APPLICATION NOTE: Upon reset, GPIOs that were outputs may generate an active interrupt status as the system settles - typically when a low GPIO pin slowly rises due to the internal pull-up. The interrupt status bits within the General Purpose IO Interrupt Status Register (GPIO\_INT\_STS) should be cleared as part of the device initialization software routine.

#### 5.20.1.1 GPIO Interrupt Polarity

The interrupt polarity can be set for each individually via the General Purpose IO Interrupt Polarity Register (GPI-O\_INT\_POL). When set, a high logic level on the GPIO pin will set the corresponding interrupt bit in the General Purpose IO Interrupt Status Register (GPIO\_INT\_STS). When cleared, a low logic level on the GPIO pin will set the corresponding interrupt bit.

#### 5.20.2 GPIO ALTERNATE USAGE

Each GPIO has the ability to be used as for an alternate function. Once enabled as a GPIO, the output source is selected by the bits in the General Purpose IO Data Select 1 Register (GPIO\_DATA\_SEL1) and in the General Purpose IO Data Select 2 Register (GPIO\_DATA\_SEL2). The output buffer type (General Purpose IO Buffer Type Register (GPIO\_BUF) applies to all of output sources.

## 5.21 Self-Test Frame Generation and Checking

The device is capable of generating and checking frames.

Normally, when connected to a link partner, a valid link-up indication must be established before test frames are generated. For certain cases, for example 10BASE-T compliance testing, a link partner may not be present. The Force\_self test pgen en bit in the Self-Test PGEN Enable Register may be used to override the link-up requirement.

If desired, the device can be connected to a loopback connector or a loopback cable. Pair A should be connected to pair B, and pair C to pair D, as shown in Figure 5-11.

If a loopback connector is to be used,

- Auto-negotiation should be disabled, full duplex set and the desired link speed set via the Basic Control Register.
- For 10BASE-T and 100BASE-TX:
- Auto-MDIX should be disabled and the desired configuration (MDI vs. MDIX) selected via the swapoff and mdi\_set bits in the Digital Debug Control 1 Register. Selecting MDI vs. MDIX will test different sections of the PHY.
- For 1000BASE-T:
  - Set the Master-Slave configuration to master by setting the Master/Slave Manual Configuration Enable and Master/Slave Manual Configuration Value bits in the Auto-Negotiation Master Slave Control Register.
  - Enable the 1000BASE-T connector loopback by setting the Ext lpbk bit in the Reserved Register.

Two frame generation modes can be enabled. Single-Stream and Multiple-Stream.

#### 5.21.1 SINGLE-STREAM FRAME GENERATION

In Single-Stream mode frames are sent at line-rate with a minimum Inter Frame Gap (IFG).

The Single-Stream frame has a length between 64 and 1518 bytes (including the MAC source and destination addresses, the Type/Length Field and the FCS). The frame length can be randomly selected or can be set to a fixed value by using the Self\_test\_packet\_fixed\_size\_enable and Self\_test\_packet\_fixed\_size\_length fields in the Self-Test PGEN Configuration Register. Note the Self\_test\_packet\_fixed\_size\_length field does not include the MAC source and destination addresses, the Type/Length Field or the FCS.

The frame's MAC source and destination, Type/Length Field and payload can be set to all ones or all zeros as selected by the Self\_test\_packet\_type[1:0] field in the Self-Test Enable Register.

If not set to all ones or all zeros, the MAC source and destination can be fully random using the Self\_test\_packet\_random\_MAC field in the Self-Test PGEN Configuration Register. If not fully random, one of two MAC source and destination address pairs is randomly selected from the DES1/SRC1 Register or the DES2/SRC2 Register.

If not set to all ones or all zeros, the Type/Length Field is set to the frame length selected above (not including the 18 bytes of MAC source and destination addresses, the Type/Length Field and the FCS).

If not set to all ones or all zeros, the frame payload is random.

The preamble, SFD and FCS are normal values.

Single-Stream frame generation is enabled by setting a frame count into the Self-Test Packet Count LO Register and Self-Test Packet Count HI Register and then setting the following in order:

- Force\_self\_test\_pgen\_en bit in the Self-Test PGEN Enable Register if needed to bypass link-up
- · Self\_test\_en bit in the Self-Test Enable Register
- Self\_test\_frame\_cnt\_en bit in the Self-Test Frame Count Enable Register
- · Self\_test\_pgen\_en bit in the Self-Test PGEN Enable Register

#### 5.21.2 MULTIPLE-STREAM FRAME GENERATION

In Multiple-Stream mode bursts of frames are sent at line-rate with a minimum IFG and with a random idle time between each burst. EEE LPI can be enabled during the idle time.

The frame count for each burst is randomly selected as mask by the Frame Counter Mask Register.

The frame's MAC source and destination, Type/Length Field and payload can be set to all ones or all zeros as selected by the Self\_test\_packet\_type[1:0] field in the Self-Test Enable Register.

If not set to all ones or all zeros, the MAC source and destination can be fully random using the Self\_test\_packet\_random\_MAC field in the Self-Test PGEN Configuration Register. If not fully random, one of two MAC source and destination address pairs is randomly selected at the beginning of each burst from the DES1/SRC1 Register or the DES2/SRC2 Register.

If not set to all ones or all zeros, the Type/Length Field is set to the frame length selected above (not including the 18 bytes of MAC source and destination addresses, the Type/Length Field and the FCS).

If not set to all ones or all zeros, the frame payload is random.

At the end of each burst a random idle time occurs. This is followed by a random period of EEE LPI (sleep) and then followed by a random wake-up recover time. The random time of sleep can be controlled with the Sleep Timer Counter Mask Register and the Sleep Counter Minimum Register. The sending of EEE LPI is enabled with the St\_no\_lpi bit in the Multi stream Control Register. Using the PHYs carrier sense EEE timer in lieu of the random wake-up timer can be enabled with the Crs\_use\_timer bit in the Multi stream Control Register.

Multiple-Stream mode is enabled by setting the following:

- Force\_self\_test-pgen\_en bit in the Self-Test PGEN Enable Register if needed to bypass link-up
- · Self\_test\_en bit in the Self-Test Enable Register
- St\_multi\_stream\_en bit in the Multi stream Control Register
- St\_frame\_ctrl\_en bit in the Multistream Start Register

Multiple-Stream mode runs continuously until disabled by clearing the St\_frame\_ctrl\_en bit.

Optionally the Multiple-Stream mode can run for approximately 1 second by setting the lpef\_en bit in the Multi stream Control Register.

The cumulative count of frames that was sent for each destination / source pair can be read via the Self-Test Source 1/ 2 Count HI Extended, HI and LO Registers. These counters can be reset by setting and clearing the clr\_src\_frame bit in the Clear Source Counters Register.

#### 5.21.3 FRAME CHECKING

There are three frame CRC checkers available, one on TX data from the MAC and two on the receive data from the line.

A count of good and errored frames from the MAC TX is available in the TX Correct Count HI Extended, HI and LO Registers and the TX Error Count HI and LO Registers. These counters are enabled by setting the GMII\_TX\_CRC\_check\_en bit in the Self-Test Enable Register. Clearing the GMII\_TX\_CRC\_check\_en bit clears the counters.

Two sets of good and errored frames counters received are available in the Self-Test Stream 1/2 Correct Count HI Extended, HI and LO Registers and the Self-Test Stream 1/2 Error Count HI and LO Registers.

Normally both sets of counters will count all frames. When the St2\_trig\_en or St1\_trig\_en bit in the Multi stream Control Register is set, the corresponding counter set will be qualified by matching the MAC destination address in the frame to the source address set in the DES1/SRC1 Register or in the DES2/SRC2 Register.

**APPLICATION NOTE:** In a PHY to PHY test, the DES1 and SRC1 (and DES2 and SRC2) settings in each PHY would be reversed such that PHY A sends frames to the MAC destination address that PHY B has set as it source. Hence the counters qualify the received frame's destination address with the local SRC addresses.

These counters are enabled by setting the Self\_test\_CRC\_checker\_enable bit in the Self-Test Enable Register. Clearing the Self\_test\_CRC\_checker\_enable bit clears the counters.

The counters have an option to automatically clear on a link down event. This is enabled by setting the Self\_test\_clear\_counters\_on\_link\_down bit in the Self-Test Enable Register.

#### 5.22 Power Management

The device incorporates a number of power-management modes and features that provide methods to consume less energy. These are discussed in the following sections.

#### 5.22.1 SMART POWER SAVING

For shorter cable lengths (< ~70 meters) the signal to noise ratio is sufficiently high to allow the reduction of ADC resolution as well as DPS taps, Based on the detected cable length, the device automatically reduces power consumption by approximately 20mW.

#### 5.22.2 ENERGY-DETECT POWER-DOWN MODE (EDPD)

The device supports an Energy-Detect-Power-Down (EDPD) mode to save power when there is no link partner sending signals.

In EDPD Mode, the device shuts down all transceiver blocks, except for the transmitter and energy detect circuits. Power can be reduced further by extending the time interval between the transmissions of link pulses to check for the presence of a link partner. The periodic transmission of link pulses is needed to ensure the device and its link partner, when operating in the same low-power state and with Auto MDI/MDI-X disabled, can wake up when the cable is connected between them.

By default, EDPD mode is disabled after power-up. EDPD is enabled by setting the p\_edpd\_en in the EDPD Control Register within the MMD address space.

EDPD operation may be adjusted via the p\_edpd\_mask\_timer[1:0], p\_edpd\_timer[1:0] and p\_EDPD\_random\_dis fields in the EDPD Control Register within the MMD address space.

The energy detection change status can be read from the Interrupt Status Register. The current energy detection status can be read from the EDPD low power bit in the EDPD Control Register.

While the p\_edpd\_en bit is set, the cable link status will be down, and the energy detection normally monitors pairs A and B for energy. If the link speed is forced to 1000Mbps (by disabling auto-negotiation and setting the speed manually), the energy detection monitors all four pairs. For cable diagnostic purposes, individual wire pairs may be monitored by forcing the link speed to 1000Mbps and selecting the wire pair using the EDPD Wire Pair Selection bits in Analog Control Register 8.

The device's PLL is normally enabled during EDPD. It can be set to be disabled during EDPD by setting the DGT\_ed-pd\_pll\_dis bit in MMD2 Spare 115 Register.

Normally, previous register setting are maintained when EDPD mode is cleared. With the PLL disabled, a device reset occurs following the removal of EDPD (or if the DGT\_edpd\_pll\_dis bit is cleared during EDPD), in which case register settings will return to their defaults.

**APPLICATION NOTE:** If the reset is caused by the clearing of the DGT\_edpd\_pll\_dis bit, the p\_edpd\_en bit will be cleared due to the device reset.

## 5.22.3 SOFTWARE POWER-DOWN MODE (SPD)

The device supports a software power down (SPD) mode. This mode is used to power down the device when it is not in use after power-up. Software power-down mode is enabled by writing a one to the Power Down bit in the Basic Control Register. The device may also be placed into software power-down by default by setting the MODE[4:0] configuration straps to '0100x'. The device exits the SPD state after a zero is written to the Power Down bit.

In the SPD state, the device disables most internal functions.

During SPD, the crystal oscillator and PLL are enabled and the internal (125MHz and 250MHz) clocks are gated, The standard registers (0 through 31) and the MII Management Interface operate using the crystal clock.

Previous register settings are maintained during and following the removal of SPD.The following remain operational during SPD:

- MII Management Interface
  - Only access to the standard registers (0 through 31) is supported.
  - Access to MMD address spaces other than MMD address space 1 is possible if the spd\_clock\_gate\_override bit is set.
  - Access to MMD address space 1 is not possible.
- Voltage Regulator Controller (LDO)
  - The LDO controller can be disabled by setting the active low LDO enable bit in Analog Control Register 11. An external source of 1.1V is necessary for operation in this case.
- PLL
  - Normally the PLL is enabled during SPD. It may be disabled by setting the spd\_pll\_disable bit described below.
- Crystal Oscillator
  - Normally the Crystal Oscillator is enabled during SPD. It may be disabled by setting the enXTALb bit described below.
- Bandgap
  - This is always enabled.
- Internal Slow Oscillator
  - This is always enabled.

The following are normally disabled during SPD:

- ADC / PGA / TX / common bias circuits
- DLL
- TX and RX clocks

- If the above mentioned spd\_clock\_gate\_override bit is set, TX and RX clocks would be enabled. They may alternately be stopped by setting the Isolate (PHY\_ISO) bit in the Basic Control Register.

- CLK125\_NDO pin
  - If the above mentioned spd\_clock\_gate\_override bit is set, CLK125\_NDO would be enabled (if previously enabled for clock output). It may alternately be disabled by clearing the clk125 Enable bit in Common Control Register.

#### 5.22.3.1 SPD Extra Power Savings

To achieve a lower power usage, the PLL maybe disable during SPD by setting the spd\_pll\_disable bit in the Digital Debug Control 2 Register prior to entering SPD. The device may also be placed into software power-down with the PLL disabled by default by setting the **MODE**[4:0] configuration straps to '01001'.

With the PLL disabled, a device reset occurs following the removal of SPD (or if the spd\_pll\_disable bit is cleared during SPD). Register settings will return to their defaults, determined by the Operation Mode Strap Override Low Register and the Operation Mode Strap Override High Register.

APPLICATION NOTE: If either the spd\_pll\_dis\_mode or spd\_pll\_en\_mode bits in the Operation Mode Strap Override Low Register are set, the device will return to SPD mode, potentially with the PLL disabled. In order to avoid this logical loop, software should clear the spd\_pll\_dis\_mode and spd\_pll\_en\_mode bits before exiting SPD. To further reduce power usage, the crystal oscillator maybe disable by setting the enXTALb bit in Analog Control Register 1 after setting the spd\_pll\_disable bit and entering SPD.

Since the MII Management Interface operates using the crystal clock, once this bit is set, the device will become inaccessible. A pin reset or power cycle is required to resume operation.

### 5.23 Wake-On-LAN

Wake-On-LAN (WOL) is normally a MAC-based function to wake up a host system (for example, an Ethernet end device, such as a PC) that is in standby power mode. Wake-up is triggered by receiving and detecting a special packet (commonly referred to as the "magic packet") that is sent by the remote link partner. The device can perform the same WOL function if the MAC address of its associated MAC device is entered into the device registers for magic-packet detection. When the device detects the magic packet, it wakes up the host by driving its power management event (PME\_N) output pin low.

By default, the WOL function is disabled. It is enabled by setting the enabling bit and configuring the associated registers for the selected wake-up detection method.

The device provides four methods to trigger a wake-up:

- · Magic-packet detection
- · Customized-packet detection
- Link status change detection
- Energy Detection

#### 5.23.1 MAGIC-PACKET DETECTION

The magic packet's frame format starts with 6 bytes of 0xFFh and is followed by 16 repetitions of the MAC address of its associated MAC device (local MAC device).

When the magic packet is detected from its link partner, the device asserts its PME\_N output pin low.

The following MMD Address 2h registers are provided for magic-packet detection:

- Magic-packet detection is enabled by writing a '1' to the En\_mpkt\_pmen bit in the Wake-On-LAN Control Register (MMD Address 2h, Register 10h, Bit [6]).
- The MAC address (for the local MAC device) is written to and stored in the Wake-On-LAN-MAC-LO Register, Wake-On-LAN-MAC-MI Register and Wake-On-LAN-MAC-HI Register (MMD Address 2h, Registers 11h – 13h).

The device does not generate the magic packet. The magic packet must be provided by the external system.

Magic packet detection status can be read from the Wake-on-LAN Magic Packet Receive Status Register.

Frame preemption reassembly (Section 5.12) is not supported for magic packet detection. The magic packet detection logic will ignore any packet that does not contain the standard SFD.

#### 5.23.2 CUSTOMIZED-PACKET DETECTION

The customized packet has associated register/bit masks to select which byte, or bytes, of the first 64 bytes of the packet to use in the CRC calculation. After the device receives the packet from its link partner, the selected bytes for the received packet are used to calculate the CRC. The calculated CRC is compared to the expected CRC value that was previously written to and stored in the device registers. If there is a match, the device asserts its **PME N** output pin low.

Four customized packets are provided to support four types of wake-up scenarios. A dedicated set of registers is used to configure and enable each customized packet.

The following MMD registers are provided for customized-packet detection:

- Each of the four customized packets is enabled via the Wake-On-LAN Control Register (MMD Address 2h, Register 10h):
  - Bit [2]
  - Bit [3]
  - Bit [4]
  - Bit [5]
- 32-bit expected CRCs are written to and stored in:
  - MMD Address 2h, Registers 14h 15h

// For customized packets, type 0

// For customized packets, type 3

// For customized packets, type 0

// For customized packets, type 1
// For customized packets, type 2

MMD Address 2h, Registers 16h – 17h

// For customized packets, type 1

- MMD Address 2h, Registers 18h 19h
- MMD Address 2h, Registers 1Ah 1Bh

- // For customized packets, type 2
- // For customized packets, type 3
- · Masks to indicate which of the first 64-bytes to use in the CRC calculation are set in:
  - MMD Address 2h, Registers 1Ch 1Fh
  - MMD Address 2h, Registers 20h 23h
  - MMD Address 2h, Registers 24h 27h
  - MMD Address 2h, Registers 28h 2Bh

- // For customized packets, type 0
- // For customized packets, type 1
- // For customized packets, type 2
  // For customized packets, type 3
- Customized packet detection status can be read from the Wake-on-LAN Custom Packet Receive Status Register.

Frame preemption reassembly (Section 5.12) is not supported for customized packet detection. The customized packet detection logic will ignore any packet that does not contain the standard SFD.

#### 5.23.3 LINK STATUS CHANGE DETECTION

If link status change detection is enabled, the device asserts its **PME\_N** output pin low whenever there is a link status change using the following bits in the Wake-On-LAN Control Register (MMD Address 2h, Register 10h):

- Bit [0] En\_link\_up\_pmen // For link-up detection
- Bit [1] En\_link\_dn\_pmen // For link-down detection

The link change status can be read from the Interrupt Status Register. The current link status can be read from the Basic Status Register.

**Note:** Clearing the link change status by reading the Interrupt Status Register DOES NOT clear the link status change detection that asserts **PME\_N**. In order to clear the **PME\_N** indication, the En\_link\_up\_pmen and/ or En\_link\_dn\_pmen control bits must be cleared.

### 5.23.4 ENERGY STATUS CHANGE DETECTION

During Energy Detect Power Down (Section 5.22.2) if the energy status change detection is enabled, the device asserts its **PME\_N** output pin low whenever there is an energy detection status change using the following bits in the Wake-On-LAN Control Register (MMD Address 2h, Register 10h):

- Bit [11] En\_energy\_detect\_pmen // For energy detected
- Bit [12] En\_energy\_off\_pmen // For energy not detected

The energy detection change status can be read from the Interrupt Status Register. The current energy detection status can be read from the EDPD low power bit in the Analog Control Register 8.

#### 5.23.5 PME\_N OUTPUT SIGNAL

The PME\_N output signal may be mapped to any enabled GPIO (including but not limited to INT\_N and LED1) by setting the corresponding bits in the General Purpose IO Data Select 1 Register (GPIO\_DATA\_SEL1) or the General Purpose IO Data Select 2 Register (GPIO\_DATA\_SEL2). The GPIO needs to be enabled and its direction set as an output via the General Purpose IO Enable Register (GPIO\_EN) and the General Purpose IO Direction Register (GPIO\_DIR).

The PME buffer type is selectable between open-drain and push-pull and is configured by the GPIO Buffer Type (GPI-O\_BUF) field in the General Purpose IO Buffer Type Register (GPIO\_BUF). The default is open-drain.

The PME Polarity bit in the Output Control Register sets the PME\_N level to active high or active low. The default is active low.

The Pmen\_out field in the Wake-On-LAN Control Register (MMD Address 2h, Register 10h, Bits [15:14]) defines the output functions for PME.

When asserted, the PME\_N output is de-asserted by disabling the register bit that enabled the PME trigger source (magic packet, customized packet, link status change, energy detect status change).

# 5.24 NAND Tree Support

The device provides parametric NAND tree support for fault detection between chip I/Os and board. NAND tree mode is enabled at power-up/reset with the MODE[4:0] strap-in pins set to '00100'.

The NAND tree consists of a series chain of NAND gates with each input pin NANDed with the output of the previous NAND. Table 5-14 lists the NAND tree pin order. Input (1) is the start of the tree and is NANDed with a constant "1". Note the LAN8830 has an additional final inversion.

| Pin          | Description |  |
|--------------|-------------|--|
| LED2         | Input       |  |
| LED1/PME_N1  | Input       |  |
| TXD0         | Input       |  |
| TXD1         | Input       |  |
| TXD2         | Input       |  |
| TXD3         | Input       |  |
| ТХС          | Input       |  |
| TX_CTL       | Input       |  |
| RXD3         | Input       |  |
| RXD2         | Input       |  |
| RXD1         | Input       |  |
| RXD0         | Input       |  |
| RX_CTL       | Input       |  |
| RXC          | Input       |  |
| INT_N/PME_N2 | Input       |  |
| MDC          | Input       |  |
| MDIO         | Input       |  |
| CLK125_NDO   | Output      |  |

TABLE 5-14: NAND TREE TEST PIN ORDER

To test any given pin, the pin is toggled while holding the lower ranked pins low and the higher ranked pins high. Depending on the position in the chain (odd or even), the output of the tree will reflect the tested input pin or its inverse (odd positions are inverted with respect to the output pin).

**APPLICATION NOTE:** Since the NAND tree output is on the CLK125\_NDO pin, the pin must be enabled for output by using the CLK125\_EN strap input.

### 5.25 PHY Resets

#### 5.25.1 SOFTWARE RESET

The Gigabit Ethernet PHY may be reset by software by using the IEEE 802.3 standard PHY Soft Reset (**RESET**) bit in the Basic Control Register. This resets all the PHY and all its registers to their default state, with the following exceptions.

- The Variable IO are not re-tuned (but IO Pad Tune Control Register (IO\_TUNE\_CTRL) is reset)
- The RGMII DLLs are not re-tuned (but RX DLL Control Register and TX DLL Control Register are reset)
- The crystal oscillator amplitude and termination resistor are not re-trimmed
- Input straps are not re-loaded from the pins The Operation Mode Strap Override Low Register and the Operation Mode Strap Override High Register are not reset

(Registers that default based on the input straps or on the override registers are reset)

# LAN8830

• Analog Control Register 1, Analog Control Register 2, Analog Control Register 9, Analog Control Register 10, Analog Control Register 11, Analog Control Register 12 and Analog Control Register 13 are not reset (these may be reset with the AFE Soft Reset bit in the Digital Debug Control 2 Register)

An additional software reset is available by using the bit Software Reset bit in the Control Register. This resets all of the PHY except for its registers.

#### 5.25.2 PHY POWER ON READY

Four voltages are monitored.

+1.1V Analog Power Supply (on VDDAL) set for ~0.8V (typical)

+1.1V Digital Core Power Supply (on VDD) set for ~0.9V (typical)

+2.5 / 3.3V Analog Power Supply (on VDDAH) set for ~2.1V (typical)

Variable I/O Power Supply (on VDDIO) set for ~1.5V (typical)

See Table 6-11, "POR Thresholds" for the D.C. characteristics of POR.

# 6.0 OPERATIONAL CHARACTERISTICS

# 6.1 Absolute Maximum Ratings\*

| Supply Voltage (VDDAL, VDDAL_PLL, VDD) (Note 6-1) | –0.5V to +1.25V |
|---------------------------------------------------|-----------------|
| Supply Voltage (VDDAH, VDDIO) (Note 6-1)          | –0.5V to +3.63V |
| Input Voltage (all inputs)                        | –0.5V to +3.63V |
| Output Voltage (all outputs)                      | –0.5V to +3.63V |
| Storage Temperature (T <sub>S</sub> )             | 55°C to +150°C  |
| Lead Temperature (soldering, 10s)                 | +260°C          |
| Maximum Junction Temperature (T <sub>J</sub> )    | +125°C          |
| HBM ESD Performance                               | +/-6kV          |

**Note 6-1** When powering this device from laboratory or system power supplies, it is important that the absolute maximum ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes on their outputs when AC power is switched on or off. In addition, voltage transients on the AC power line may appear on the DC output. If this possibility exists, it is suggested that a clamp circuit be used.

\*Stresses exceeding those listed in this section could cause permanent damage to the device. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at any condition exceeding those indicated in Section 6.2, "Operating Conditions\*\*", Section 6.5, "DC Specifications", or any other applicable section of this specification is not implied.

# 6.2 Operating Conditions\*\*

| Supply Voltage (VDDAL, VDDAL_PLL, VDD)                                    | +1.067V to +1.21V   |
|---------------------------------------------------------------------------|---------------------|
| Supply Voltage (VDDAH @ 3.3V)                                             | +3.135 V to +3.63 V |
| Supply Voltage (VDDAH @ 2.5V)                                             | +2.375 V to +2.75 V |
| Supply Voltage (VDDIO @ 3.3V)                                             | +3.135 V to +3.63 V |
| Supply Voltage (VDDIO @ 2.5V)                                             | +2.375 V to +2.75 V |
| Supply Voltage (VDDIO @ 1.8V)                                             | +1.71 V to +1.98 V  |
| Input voltage (all inputs)                                                | –0.3 V to +3.63 V   |
| Output voltage (all outputs)                                              | –0.3 V to +3.63 V   |
| Ambient Operating Temperature in Still Air (T <sub>A</sub> )              | Note 6-2            |
| **The device is not guaranteed to function outside its operating ratings. |                     |

| Note 6-2 | Commercial (0°C to +70°C)             |
|----------|---------------------------------------|
|          | Extended Industrial (-40°C to +105°C) |

Note: Do not drive input signals without power supplied to the device.

# 6.3 **Power Consumption**

This section details the device power measurements taken over various operating conditions. Unless otherwise noted, all measurements were taken with power supplies at nominal values. Refer to Section 5.22, Power Management for a description of the power down modes.

The LAN8830 power consumption measurements are organized as follows:

- Power Consumption Summary
- Section 6.3.1, PHY Power Consumption in RGMII Mode
  - Typical Current/Power Consumption RGMII Digital I/O (3.3V), Transceiver (3.3V)
  - Typical Current/Power Consumption RGMII Digital I/O (2.5V), Transceiver (3.3V)
  - Typical Current/Power Consumption RGMII Digital I/O (2.5V), Transceiver (2.5V)
  - Typical Current/Power Consumption RGMII Digital I/O (1.8V), Transceiver (2.5V)

#### TABLE 6-1: POWER CONSUMPTION SUMMARY

| Mode                                          | Typical Power (mW)<br>VDDIO = 3.3V<br>VDDAH = 3.3V | Typical Power (mW)<br>VDDIO = 2.5V<br>VDDAH = 2.5V |  |
|-----------------------------------------------|----------------------------------------------------|----------------------------------------------------|--|
| 1000BASE-T Link-Up (no traffic)               | 572                                                | 438.5                                              |  |
| 1000BASE-T Full-Duplex at<br>100% Utilization | 609.4                                              | 459.5                                              |  |
| 100BASE-TX Link-Up (no traffic)               | 358.6                                              | 255                                                |  |
| 100BASE-Tx Full-Duplex at<br>100% Utilization | 368.5                                              | 257.5                                              |  |
| 10BASE-T Link-Up (no traffic)                 | 242                                                | 166                                                |  |
| 10BASE-T Full-Duplex at<br>100% Utilization   | 291.5                                              | 208.5                                              |  |
| 10BASE-Te Link-Up (no traffic)                | 242                                                | 148.5                                              |  |
| 10BASE-Te Full-Duplex at<br>100% Utilization  | 288.2                                              | 196                                                |  |
| EEE Mode - 1000 Mbps                          | 386.1                                              | 260.5                                              |  |
| EEE Mode - 100 Mbps                           | 295.9                                              | 199.5                                              |  |
| Energy Detect Power Down                      | 67.1                                               | 61                                                 |  |
| Normal Operation (No Link)                    | 235.4                                              | 218.5                                              |  |
| HW Reset                                      | 36.3                                               | 25                                                 |  |
| Software Power Down                           | 36.3                                               | 22.5                                               |  |
| Software Power Down Extra Savings             | 23.1                                               | 17.5                                               |  |
| Max Power (105° with VDDAH/VDDIO + 10%)       | 728                                                | 613                                                |  |

### 6.3.1 PHY POWER CONSUMPTION IN RGMII MODE

# TABLE 6-2:TYPICAL CURRENT/POWER CONSUMPTION RGMII - DIGITAL I/O (3.3V),<br/>TRANSCEIVER (3.3V)

| Condition                                     | 1.1V Core<br>(VDD, VDDAL,<br>VDDAL_PLL)<br>(mA) | 3.3V Digital I/O<br>(VDDIO)<br>(mA)<br>Note 6-3 | 3.3V Transceiver<br>(VDDAH)<br>(mA) | Total<br>Chip Power<br>(mW) |
|-----------------------------------------------|-------------------------------------------------|-------------------------------------------------|-------------------------------------|-----------------------------|
| 1000BASE-T Link-Up (no traffic)               | 160                                             | 31                                              | 89                                  | 572                         |
| 1000BASE-T Full-Duplex at<br>100% Utilization | 170                                             | 39                                              | 89                                  | 609.4                       |
| 100BASE-TX Link-Up (no traffic)               | 50                                              | 24                                              | 68                                  | 358.6                       |
| 100BASE-TX Full-Duplex at<br>100% Utilization | 50                                              | 27                                              | 68                                  | 368.5                       |
| 10BASE-T Link-Up (no traffic)                 | 10                                              | 15                                              | 55                                  | 242                         |
| 10BASE-T Full-Duplex at<br>100% Utilization   | 10                                              | 20                                              | 65                                  | 291.5                       |
| 10BASE-Te Link-Up (no traffic)                | 10                                              | 15                                              | 55                                  | 242                         |
| 10BASE-Te Full-Duplex at<br>100% Utilization  | 10                                              | 20                                              | 64                                  | 288.2                       |
| EEE Mode – 1000 Mbps                          | 30                                              | 48                                              | 59                                  | 386.1                       |
| EEE Mode – 100 Mbps                           | 20                                              | 24                                              | 59                                  | 295.9                       |
| Energy Detect Power Down                      | 10                                              | 9                                               | 8                                   | 67.1                        |
| Normal Operation (No Link)                    | 10                                              | 13                                              | 55                                  | 235.4                       |
| HW Reset                                      | 0                                               | 3                                               | 8                                   | 36.3                        |
| Software Power Down                           | 0                                               | 3                                               | 8                                   | 36.3                        |
| Software Power Down<br>(Extra Savings)        | 0                                               | 1                                               | 6                                   | 23.1                        |

**Note 6-3** Current sourced to LEDs and GPIOs is not included in these values.

# TABLE 6-3:TYPICAL CURRENT/POWER CONSUMPTION RGMII - DIGITAL I/O (2.5V),<br/>TRANSCEIVER (3.3V)

| Condition                                     | 1.1V Core<br>(VDD, VDDAL,<br>VDDAL_PLL)<br>(mA) | 2.5V Digital I/O<br>(VDDIO)<br>(mA)<br>Note 6-4 | 3.3V Transceiver<br>(VDDAH)<br>(mA) | Total<br>Chip Power<br>(mA) |
|-----------------------------------------------|-------------------------------------------------|-------------------------------------------------|-------------------------------------|-----------------------------|
| 1000BASE-T Link-Up (no traffic)               | 160                                             | 24                                              | 89                                  | 529.7                       |
| 1000BASE-T Full-Duplex at<br>100% Utilization | 170                                             | 28                                              | 89                                  | 550.7                       |
| 100BASE-TX Link-Up (no traffic)               | 50                                              | 19                                              | 68                                  | 326.9                       |
| 100BASE-TX Full-Duplex at<br>100% Utilization | 50                                              | 20                                              | 68                                  | 329.4                       |
| 10BASE-T Link-Up (no traffic)                 | 10                                              | 13                                              | 55                                  | 225                         |
| 10BASE-T Full-Duplex at<br>100% Utilization   | 10                                              | 16                                              | 67                                  | 272.1                       |
| 10BASE-Te Link-Up (no traffic)                | 10                                              | 6                                               | 56                                  | 210.8                       |
| 10BASE-Te Full-Duplex at<br>100% Utilization  | 10                                              | 10                                              | 68                                  | 260.4                       |
| EEE Mode – 1000 Mbps                          | 30                                              | 38                                              | 59                                  | 322.7                       |
| EEE Mode – 100 Mbps                           | 20                                              | 19                                              | 59                                  | 264.2                       |
| Energy Detect Power Down                      | 10                                              | 12                                              | 9                                   | 70.7                        |
| Normal Operation (No Link)                    | 10                                              | 14                                              | 32                                  | 151.6                       |
| HW Reset                                      | 0                                               | 2                                               | 8                                   | 31.4                        |
| Software Power Down                           | 0                                               | 2                                               | 8                                   | 31.4                        |
| Software Power Down<br>(Extra Savings)        | 0                                               | 2                                               | 6                                   | 24.8                        |

**Note 6-4** Current sourced to LEDs and GPIOs is not included in these values.

| Condition                                     | 1.1V Core<br>(VDD, VDDAL,<br>VDDAL_PLL)<br>(mA) | 2.5V Digital I/O<br>(VDDIO)<br>(mA)<br>Note 6-5 | 2.5V Transceiver<br>(VDDAH)<br>(mA) | Total<br>Chip Power<br>(mW) |
|-----------------------------------------------|-------------------------------------------------|-------------------------------------------------|-------------------------------------|-----------------------------|
| 1000BASE-T Link-Up (no traffic)               | 160                                             | 24                                              | 81                                  | 438.5                       |
| 1000BASE-T Full-Duplex at<br>100% Utilization | 170                                             | 28                                              | 81                                  | 459.5                       |
| 100BASE-TX Link-Up (no traffic)               | 50                                              | 19                                              | 61                                  | 255                         |
| 100BASE-TX Full-Duplex at<br>100% Utilization | 50                                              | 20                                              | 61                                  | 257.5                       |
| 10BASE-T Link-Up (no traffic)                 | 10                                              | 13                                              | 49                                  | 166                         |
| 10BASE-T Full-Duplex at<br>100% Utilization   | 10                                              | 16                                              | 63                                  | 208.5                       |
| 10BASE-Te Link-Up (no traffic)                | 10                                              | 6                                               | 49                                  | 148.5                       |
| 10BASE-Te Full-Duplex at<br>100% Utilization  | 10                                              | 10                                              | 64                                  | 196                         |
| EEE Mode – 1000 Mbps                          | 30                                              | 38                                              | 53                                  | 260.5                       |
| EEE Mode – 100 Mbps                           | 20                                              | 19                                              | 52                                  | 199.5                       |
| Energy Detect Power Down                      | 10                                              | 12                                              | 8                                   | 61                          |
| Normal Operation (No Link)                    | 10                                              | 14                                              | 69                                  | 218.5                       |
| HW Reset                                      | 0                                               | 2                                               | 8                                   | 25                          |
| Software Power Down                           | 0                                               | 2                                               | 7                                   | 22.5                        |
| Software Power Down<br>(Extra Savings)        | 0                                               | 1                                               | 6                                   | 17.5                        |

# TABLE 6-4:TYPICAL CURRENT/POWER CONSUMPTION RGMII - DIGITAL I/O (2.5V),<br/>TRANSCEIVER (2.5V)

**Note 6-5** Current sourced to LEDs and GPIOs is not included in these values.

# TABLE 6-5:TYPICAL CURRENT/POWER CONSUMPTION RGMII - DIGITAL I/O (1.8V),<br/>TRANSCEIVER (2.5V)

| Condition                                     | 1.1V Core<br>(VDD, VDDAL,<br>VDDAL_PLL)<br>(mA) | 1.8V Digital I/O<br>(VDDIO)<br>(mA)<br>Note 6-6 | 2.5V Transceiver<br>(VDDAH)<br>(mA) | Total<br>Chip Power<br>(mW) |
|-----------------------------------------------|-------------------------------------------------|-------------------------------------------------|-------------------------------------|-----------------------------|
| 1000BASE-T Link-Up (no traffic)               | 160                                             | 10                                              | 81                                  | 396.5                       |
| 1000BASE-T Full-Duplex at<br>100% Utilization | 170                                             | 12                                              | 81                                  | 411.1                       |
| 100BASE-TX Link-Up (no traffic)               | 50                                              | 7                                               | 61                                  | 220.1                       |
| 100BASE-TX Full-Duplex at<br>100% Utilization | 50                                              | 7                                               | 61                                  | 220.1                       |
| 10BASE-T Link-Up (no traffic)                 | 10                                              | 4                                               | 49                                  | 140.7                       |
| 10BASE-T Full-Duplex at<br>100% Utilization   | 10                                              | 5                                               | 63                                  | 177.5                       |
| 10BASE-Te Link-Up (no traffic)                | 10                                              | 2                                               | 49                                  | 137.1                       |
| 10BASE-Te Full-Duplex at<br>100% Utilization  | 10                                              | 4                                               | 63                                  | 175.7                       |
| EEE Mode – 1000 Mbps                          | 30                                              | 18                                              | 53                                  | 197.9                       |
| EEE Mode – 100 Mbps                           | 20                                              | 7                                               | 52                                  | 164.6                       |
| Energy Detect Power Down                      | 10                                              | 5                                               | 8                                   | 40                          |
| Normal Operation (No Link)                    | 10                                              | 7                                               | 69                                  | 196.1                       |
| HW Reset                                      | 0                                               | 1                                               | 8                                   | 21.8                        |
| Software Power Down                           | 0                                               | 1                                               | 7                                   | 19.3                        |
| Software Power Down<br>(Extra Savings)        | 0                                               | 1                                               | 6                                   | 16.8                        |

**Note 6-6** Current sourced to LEDs and GPIOs is not included in these values.

# 6.4 Package Thermal Specifications

Thermal parameters are measured or estimated for devices with the ground soldered to thermal vias in a multilayer 2S2P PCB per JESD51. Thermal resistance is measured from the die to the ambient air. The values provided are based on the package body, die size, and maximum power consumption.

| Parameter                  | Symbol        | Value | Units | Notes             |
|----------------------------|---------------|-------|-------|-------------------|
|                            |               | 28    | °C/W  | 0 Meters/second   |
| Junction-to-Ambient        | $\Theta_{JA}$ | 24    | °C/W  | 1 Meters/second   |
|                            |               | 23    | °C/W  | 2.5 Meters/second |
| Junction-to-Top-of-Package | $\Psi_{JT}$   | 0.1   | °C/W  | 0 Meters/second   |
| Junction-to-Case           | $\Theta_{JC}$ | 9     | °C/W  | 0 Meters/second   |
| Junction-to-Board          | $\Theta_{JB}$ | 11    | °C/W  | -                 |

Use the following formulas to calculate the junction temperature:

$$\begin{split} \mathbf{T}_{\mathbf{J}} &= \mathbf{P} \ \mathbf{x} \ \boldsymbol{\Theta}_{\mathbf{JA}} + \mathbf{T}_{\mathbf{A}} \\ \mathbf{T}_{\mathbf{J}} &= \mathbf{P} \ \mathbf{x} \ \boldsymbol{\Psi}_{\mathbf{JT}} + \mathbf{T}_{\mathbf{T}} \\ \mathbf{T}_{\mathbf{J}} &= \mathbf{P} \ \mathbf{x} \ \boldsymbol{\Theta}_{\mathbf{JC}} + \mathbf{T}_{\mathbf{C}} \end{split}$$

## TABLE 6-7: PACKAGE THERMALS LEGEND

| Symbol         | Description                           |
|----------------|---------------------------------------|
| TJ             | Junction temperature                  |
| Р              | Power dissipated                      |
| $\Theta_{JA}$  | Junction-to-ambient-temperature       |
| $\Theta_{JC}$  | Junction-to-top-of-package            |
| $\Psi_{JT}$    | Junction-to-bottom-of-case            |
| Τ <sub>Α</sub> | Ambient temperature                   |
| т <sub>с</sub> | Temperature of the bottom of the case |
| Τ <sub>Τ</sub> | Temperature of the top of the case    |

# 6.5 DC Specifications

# TABLE 6-8: NON-VARIABLE I/O DC ELECTRICAL CHARACTERISTICS

| Parameter              | Symbol          | Min | Тур | Мах | Units | Notes    |
|------------------------|-----------------|-----|-----|-----|-------|----------|
| ICLK Type Input Buffer |                 |     |     |     |       | Note 6-7 |
| Low Input Level        | $V_{IL}$        |     |     | 0.5 | V     |          |
| High Input Level       | V <sub>IH</sub> | 2.0 |     |     | V     |          |
| Input Leakage          | I <sub>IH</sub> | -10 |     | 10  | μA    |          |

**Note 6-7** XI can optionally be driven from a 25 MHz single-ended clock oscillator to which these specifications apply.

### TABLE 6-9:VARIABLE I/O DC ELECTRICAL CHARACTERISTICS VDDIO = 3.3/2.5/1.8V

| Parameter                                                            | Symbol           | Min        | Тур<br>(3.3/2.5/1.8V) | Max        | Units | Notes                   |
|----------------------------------------------------------------------|------------------|------------|-----------------------|------------|-------|-------------------------|
| VIS Type Input Buffer                                                |                  |            |                       |            |       |                         |
| Low Input Level                                                      | $V_{IL}$         |            |                       | 0.39xVDDIO | V     |                         |
| High Input Level                                                     | V <sub>IH</sub>  | 0.63xVDDIO |                       |            | V     |                         |
| Schmitt Falling Trip Point                                           | V <sub>T-</sub>  | 0.67       | 0.8/1.1/1.46          | 1.68       | V     |                         |
| Schmitt Rising Trip Point                                            | V <sub>T+</sub>  | 0.8        | 0.94/1.25/1.62        | 1.85       | V     |                         |
| Schmitt Trigger Hysteresis (V <sub>IHT</sub><br>- V <sub>ILT</sub> ) | V <sub>HYS</sub> | 109.9      | 149/148/164           | 219.4      | mV    |                         |
| Input Leakage<br>(V <sub>IN</sub> = <b>P_VSS</b> or <b>VDDIO</b> )   | I <sub>IH</sub>  | -10        |                       | 10         | μA    | Note 6-8                |
| Input Capacitance                                                    | C <sub>IN</sub>  |            |                       | 3          | pF    |                         |
| Effective Pull-Up Resistance<br>(V <sub>IN</sub> = P_VSS)            | R <sub>PU</sub>  | 58.9       | 70                    | 83.7       | ΚΩ    |                         |
| Effective Pull-Down Resistance<br>(V <sub>IN</sub> = VDDIO)          | R <sub>PD</sub>  | 58.7       | 70                    | 84.5       | ΚΩ    |                         |
| VO5 Type Buffer                                                      |                  |            |                       |            |       |                         |
| Low Output Level                                                     | V <sub>OL</sub>  |            |                       | 0.4        | V     | I <sub>OL</sub> = -5 mA |
| High Output Level                                                    | V <sub>OH</sub>  | VDDIO-0.4  |                       |            | V     | I <sub>OH</sub> = 5 mA  |
| Output Tri-State Leakage                                             | I <sub>OZ</sub>  | -10        |                       | 10         | μA    | Note 6-8                |

## TABLE 6-9:VARIABLE I/O DC ELECTRICAL CHARACTERISTICS VDDIO = 3.3/2.5/1.8V

| Parameter                                                            | Symbol           | Min       | Тур<br>(3.3/2.5/1.8V) | Мах       | Units | Notes                    |
|----------------------------------------------------------------------|------------------|-----------|-----------------------|-----------|-------|--------------------------|
| VO10 Type Buffer                                                     |                  |           |                       |           |       |                          |
| Low Output Level                                                     | V <sub>OL</sub>  |           |                       | 0.4       | V     | I <sub>OL</sub> = -10 mA |
| High Output Level                                                    | V <sub>OH</sub>  | VDDIO-0.4 |                       |           | V     | I <sub>OH</sub> = 10 mA  |
| Output Tri-State Leakage                                             | I <sub>OZ</sub>  | -10       |                       | 10        | μA    | Note 6-8                 |
| VOD10 Type Buffer                                                    |                  |           |                       |           |       |                          |
| Low Output Level                                                     | V <sub>OL</sub>  |           |                       | 0.4       | V     | I <sub>OL</sub> = -10 mA |
| Output Tri-State Leakage                                             | I <sub>OZ</sub>  | -10       |                       | 10        | μA    | Note 6-8                 |
| VOS10 Type Buffer                                                    |                  |           |                       |           |       |                          |
| High Output Level                                                    | V <sub>OH</sub>  | VDDIO-0.4 |                       |           | V     | I <sub>OH</sub> = 10 mA  |
| Output Tri-State Leakage                                             | I <sub>OZ</sub>  | -10       |                       | 10        | μA    | Note 6-8                 |
| RGMII Type Input Buffer                                              |                  |           |                       |           |       |                          |
| Low Input Level                                                      | V <sub>IL</sub>  |           |                       | 0.4xVDDIO | V     |                          |
| High Input Level                                                     | V <sub>IH</sub>  | 0.6xVDDIO |                       |           | V     |                          |
| Schmitt Falling Trip Point                                           | V <sub>T-</sub>  | 0.76      | 0.90/1.11/1.42        | 1.64      | V     |                          |
| Schmitt Rising Trip Point                                            | V <sub>T+</sub>  | 0.85      | 0.99/1.23/1.55        | 1.76      | V     |                          |
| Schmitt Trigger Hysteresis<br>(V <sub>IHT</sub> - V <sub>ILT</sub> ) | V <sub>HYS</sub> | 60        | 90/121/127            | 150       | mV    |                          |
| Input Leakage<br>(V <sub>IN</sub> = P_VSS or VDDIO)                  | Ι <sub>ΙΗ</sub>  | -15       |                       | 15        | μA    |                          |
| Input Capacitance                                                    | C <sub>IN</sub>  |           |                       | 3         | pF    |                          |
| RGMII Type Output Buffer                                             |                  |           |                       |           |       |                          |
| Low Output Level                                                     | V <sub>OL</sub>  |           |                       | 0.4       | V     | I <sub>OL</sub> = -5 mA  |
| High Output Level                                                    | V <sub>OH</sub>  | VDDIO-0.4 |                       |           | V     | I <sub>OH</sub> = 5 mA   |
| Output Impedance                                                     | R <sub>O</sub>   |           | 50/50/50              |           | Ω     |                          |
|                                                                      |                  |           |                       |           |       |                          |

**Note 6-8** This specification applies to all inputs without pull-ups or pull-downs and three-stated bi-directional pins.

# TABLE 6-10: LDO CONTROLLER

| Parameter                                                                                                                             | Symbol             | Min   | Тур | Max              | Units | Notes                                                |  |
|---------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------|-----|------------------|-------|------------------------------------------------------|--|
| Output drive range for                                                                                                                | V                  | 2.0   |     | 3.1 <sup>1</sup> | V     | VDDAH = 3.3V (-5%/+10%)<br>for MOSFET source voltage |  |
| LDO_O to gate input of P-<br>channel MOSFET                                                                                           | V <sub>LDO_O</sub> | 1.0   |     | 2.0 <sup>1</sup> | V     | VDDAH = 2.5V (-5%/+10%)<br>for MOSFET source voltage |  |
| Output of P-channel<br>MOSFET                                                                                                         |                    | 1.067 |     | 1.21             | V     | 2                                                    |  |
| 1: Value when LDO is enabled. V <sub>LDO O</sub> maximum may be as high as VDDAH when LDO is disabled.                                |                    |       |     |                  |       |                                                      |  |
| 2: Output is 1.067V-1.21V with default LDO tune of 001 in Analog Control Register 11. Please see LAN8830 Errata for more information. |                    |       |     |                  |       |                                                      |  |

**Note:** A capacitor between core voltage and ground is required to meet the parameters in this table. See Section 4.1.1 for details.

| POR                                              | Conditions                              | Risi  | ng thres<br>volts | hold  | Falli | ing thres<br>volts | hold  |       | lysteres<br>millivolts |       |
|--------------------------------------------------|-----------------------------------------|-------|-------------------|-------|-------|--------------------|-------|-------|------------------------|-------|
|                                                  |                                         | min   | typ               | max   | min   | typ                | max   | min   | typ                    | max   |
| 1.1V Ether-                                      | <b>VDDAH =</b> 2.5V                     | 0.73  | 0.76              | 0.80  | 0.64  | 0.68               | 0.80  | 0     | 80                     | 114   |
| net PHY<br>Analog<br>(VDDAL)                     | <b>VDDAH =</b> 3.3∨                     | 0.73  | 0.76              | 0.82  | 0.63  | 0.70               | 0.82  | 0     | 65                     | 120   |
| 2.5V / 3.3V<br>Ethernet<br>PHY Analog<br>(VDDAH) |                                         | 1.9   | 2.1               | 2.2   | 1.8   | 2.0                | 2.1   | 65    | 110                    | 145   |
| 1.1V Digital<br>Core (VDD)                       | <b>VDDIO</b> = 1.8V<br>Rise/Fall = 10uS | 0.913 | 0.929             | 0.948 | 0.65  | 0.68               | 0.706 | 0.217 | 0.248                  | 0.295 |
|                                                  | VDDIO = 1.8V<br>Rise/Fall = 10mS        | 0.853 | 0.862             | 0.876 | 0.737 | 0.749              | 0.758 | 0.107 | 0.112                  | 0.122 |
|                                                  | <b>VDDIO</b> = 2.5V<br>Rise/Fall = 10uS | 0.916 | 0.933             | 0.954 | 0.644 | 0.677              | 0.704 | 0.221 | 0.256                  | 0.308 |
|                                                  | VDDIO = 2.5V<br>Rise/Fall = 10mS        | 0.853 | 0.862             | 0.877 | 0.737 | 0.749              | 0.757 | 0.107 | 0.112                  | 0.123 |
|                                                  | VDDIO =3.3V<br>Rise/Fall = 10uS         | 0.918 | 0.937             | 0.962 | 0.638 | 0.672              | 0.701 | 0.226 | 0.265                  | 0.322 |
|                                                  | <b>VDDIO</b> =3.3V<br>Rise/Fall = 10mS  | 0.853 | 0.862             | 0.877 | 0.737 | 0.749              | 0.757 | 0.107 | 0.112                  | 0.123 |
| 3.3V / 2.5V /<br>1.8V Vari-                      | <b>VDDIO</b> = 1.8V<br>Rise/Fall = 10uS | 1.62  | 1.8               | 1.98  | 0.815 | 0.997              | 1.167 | 0.453 | 0.802                  | 1.164 |
| able I/O<br>(VDDIO)                              | VDDIO = 1.8V<br>Rise/Fall = 10mS        | 1.454 | 1.47              | 1.491 | 1.218 | 1.231              | 1.262 | 0.212 | 0.238                  | 0.243 |
|                                                  | <b>VDDIO</b> = 2.5V<br>Rise/Fall = 10uS | 2.02  | 2.17              | 2.67  | 0.8   | 0.986              | 1.159 | 0.88  | 1.183                  | 1.81  |
|                                                  | VDDIO = 2.5V<br>Rise/Fall = 10mS        | 1.454 | 1.47              | 1.491 | 1.216 | 1.23               | 1.261 | 0.213 | 0.240                  | 0.245 |
|                                                  | VDDIO =3.3V<br>Rise/Fall = 10uS         | 2.15  | 2.34              | 3.0   | 0.645 | 0.973              | 1.152 | 1.0   | 1.373                  | 2.16  |
|                                                  | VDDIO =3.3V<br>Rise/Fall = 10mS         | 1.455 | 1.47              | 1.491 | 1.215 | 1.228              | 1.26  | 0.214 | 0.242                  | 0.247 |

# TABLE 6-11: POR THRESHOLDS

# 6.6 AC Specifications

This section details the various AC timing specifications of the device.

**Note:** The RGMII timing adheres to or exceeds the HP RGMII Specification Version 2.0. Refer to this specification for additional RGMII timing information.

#### 6.6.1 EQUIVALENT TEST LOAD

Output timing specifications assume a 5pF equivalent test load, unless otherwise noted, as illustrated in Figure 6-1.

## FIGURE 6-1: OUTPUT EQUIVALENT TEST LOAD



## 6.6.2 POWER SEQUENCE TIMING

These diagrams illustrates the device power sequencing requirements.

## FIGURE 6-2: POWER SEQUENCE TIMING



The recommended power-up sequence is to have the transceiver (VDDAH) and digital I/O (VDDIO) voltages power up before the 1.1V core (VDD, VDDAL, VDDAL\_PLL) voltage. If the 1.1V core must power up first, the maximum lead time for the 1.1V core voltage with respect to the transceiver and digital I/O voltages should be 200 µs.

There is no power sequence requirement between transceiver (VDDAH) and digital I/O (VDDIO) power rails.

The power-up waveforms must be monotonic for all supply voltages to the device.

**RESET\_N** must be held asserted following stable voltages for the minimum period specified and if re-asserted, for the minimum period specified.

The recommended power-down sequence is to have the 1.1V core voltage power-down before powering down the transceiver and digital I/O voltages.

Before the next power-up cycle, all supply voltages to the device should reach less than 0.4V and there should be a minimum wait time of 150 ms from power-off to power-on.

TABLE 6-12: POWER SEQUENCING TIMING VALUES

| Symbol             | Description                                     | Min | Тур | Мах | Units |
|--------------------|-------------------------------------------------|-----|-----|-----|-------|
| t <sub>vr</sub>    | Supply voltages rise time (must be monotonic)   |     |     | 200 | μs    |
| t <sub>sr</sub>    | Stable supply voltages to de-assertion of reset | 10  |     | ms  | ms    |
| t <sub>rstia</sub> | RESET_N input assertion time                    | 1   |     |     | μs    |
| t <sub>pc</sub>    | Supply voltages cycle off-to-on time            | 150 |     |     | ms    |

## 6.6.3 RESET PIN CONFIGURATION STRAP TIMING

Figure 6-3 illustrates the RESET\_N timing requirements and its relation to the configuration straps. RESET\_N must be asserted for the minimum period specified.

FIGURE 6-3: RESET\_N CONFIGURATION STRAP TIMING



## TABLE 6-13: RESET\_N CONFIGURATION STRAP TIMING

| Symbol             | Description                                           | Min | Тур | Мах | Units |
|--------------------|-------------------------------------------------------|-----|-----|-----|-------|
| t <sub>rstia</sub> | RESET_N input assertion time                          | 1   |     |     | μs    |
| t <sub>css</sub>   | Configuration strap setup before RESET_N de-assertion | 5   |     |     | ns    |
| t <sub>csh</sub>   | Configuration strap hold after RESET_N de-assertion   | 5   |     |     | ns    |
| t <sub>odad</sub>  | Output drive after <b>RESET_N</b> de-assertion        | 150 |     |     | ns    |

## 6.6.4 RGMII TIMING

This section specifies the RGMII interface transmit and receive timing. By default the device supports the Internal Delay mode specified by version 2.0 of the RGMII specification.

| Note: | All RGMII timing specifications assume a point-to-point test circuit as defined in Figure 3 of the RGMII spec-<br>ification 2.0.                                                                                                                                                           |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note: | The below timing parameters assume default values for the following registers:<br>Clock Invert and Control Signal Pad Skew Register<br>RGMII RX Data Pad Skew Register<br>RGMII TX Data Pad Skew Register<br>Clock Pad Skew Register<br>RX DLL Control Register<br>TX DLL Control Register |

6.6.4.1 TXC Internal Delay Disabled Timing (RGMII ID Mode / TC6 DoS Mode - MAC provides delayed clock)

# FIGURE 6-4: TXC INTERNAL DELAY DISABLED (RGMII ID MODE / TC6 DoS MODE) TIMING



# TABLE 6-14: RGMII TXC INTERNAL DELAY DISABLED (RGMII ID MODE / TC6 DoS MODE) TIMING VALUES

| Symbol             | Description                                              | Min              | Тур       | Мах       | Units |
|--------------------|----------------------------------------------------------|------------------|-----------|-----------|-------|
| t <sub>txc</sub>   | TXC period                                               | Note 6-9         | Note 6-10 | Note 6-11 | ns    |
| t <sub>clkh</sub>  | TXC high time                                            | Note 6-12        | 50        | Note 6-13 | %     |
| t <sub>clkl</sub>  | TXC low time                                             | Note 6-12        | 50        | Note 6-13 | %     |
| t <sub>setup</sub> | TXD[3:0], TX_CTL setup time to edge of TXC (at inputs)   | 0.8<br>Note 6-14 | 2.0       |           | ns    |
| t <sub>hold</sub>  | TXD[3:0], TX_CTL hold time after edge of TXC (at inputs) | 0.8<br>Note 6-14 | 2.0       |           | ns    |

- **Note 6-9** 7.2ns for 1000BASE-T operation, 36ns for 100BASE-TX operation, 360ns for 10BASE-T operation. Minimum limits are non-sustainable long term.
- Note 6-10 8ns for 1000BASE-T operation, 40ns for 100BASE-TX operation, 400ns for 10BASE-T operation.
- **Note 6-11** 8.8ns for 1000BASE-T operation, 44ns for 100BASE-TX operation, 440ns for 10BASE-T operation. Maximum limits are non-sustainable long term.
- Note 6-12 45% for 1000BASE-T operation, 40% for 100BASE-TX or 10BASE-T operation.
- Note 6-13 55% for 1000BASE-T operation, 60% for 100BASE-TX or 10BASE-T operation.
- **Note 6-14** These values provide 0.2 ns margin beyond the RGMII specification and 0.25 ns margin beyond the TC6 specification.
- 6.6.4.2 RXC Internal Delay Enabled Timing (RGMII ID Mode / TC6 DoS Mode PHY provides delayed clock)

#### FIGURE 6-5: RXC INTERNAL DELAY ENABLED (RGMII ID MODE / TC6 DoS MODE) TIMING



# TABLE 6-15: RGMII RXC INTERNAL DELAY ENABLED (RGMII ID MODE / TC6 DoS MODE) TIMING VALUES

| Symbol             | Description                                                               | Min              | Тур       | Мах       | Units |
|--------------------|---------------------------------------------------------------------------|------------------|-----------|-----------|-------|
| t <sub>rxc</sub>   | RXC period                                                                | Note 6-15        | Note 6-16 | Note 6-17 | ns    |
| t <sub>clkh</sub>  | RXC high time                                                             | Note 6-18        | 50        | Note 6-19 | %     |
| t <sub>clkl</sub>  | RXC low time                                                              | Note 6-18        | 50        | Note 6-19 | %     |
| t <sub>setup</sub> | RXD[3:0], RX_CTL setup to edge of RXC (at outputs)                        | 1.4<br>Note 6-20 | 2.0       |           | ns    |
| t <sub>hold</sub>  | <b>RXD[3:0]</b> , <b>RX_CTL</b> hold from edge of <b>RXC</b> (at outputs) | 1.4<br>Note 6-20 | 2.0       |           | ns    |

**Note 6-15** 7.2ns for 1000BASE-T operation, 36ns for 100BASE-TX operation, 360ns for 10BASE-T operation. Minimum limits are non-sustainable long term.

**Note 6-16** 8ns for 1000BASE-T operation, 40ns for 100BASE-TX operation, 400ns for 10BASE-T operation.

# LAN8830

- **Note 6-17** 8.8ns for 1000BASE-T operation, 44ns for 100BASE-TX operation, 440ns for 10BASE-T operation. Maximum limits are non-sustainable long term.
- **Note 6-18** 45% for 1000BASE-T operation, 40% for 100BASE-TX or 10BASE-T operation.
- **Note 6-19** 55% for 1000BASE-T operation, 60% for 100BASE-TX or 10BASE-T operation.

Note 6-20 These values provide 0.2 ns margin beyond the RGMII and TC6 specification.

In order to support the Delay on Destination (DoD) mode specified by the OPEN Alliance SIG TC6 - RGMII EPL (Electrical-Physical Layer) Recommendation for Automotive Application, the internal delay on the **RXC** is disabled and the internal delay on the **TXC** is enabled. This results in data and control, at the device pins, nominally centered about the clock edges. A bounded skew allows the data and control to occur before or after the clock edges.

 

 Note:
 The below timing parameters assume default values for the following registers with the noted exceptions: Clock Invert and Control Signal Pad Skew Register RGMII RX Data Pad Skew Register RGMII TX Data Pad Skew Register Clock Pad Skew Register

 RX DLL Control Register - except for the bypass rxdll bit which is set TX DLL Control Register - except for the bypass txdll bit which is cleared

6.6.4.3 TXC Internal Delay Enabled Timing (TC6 DoD Mode - PHY provides delay on clock input)

#### FIGURE 6-6: TXC INTERNAL DELAY ENABLED (TC6 DoD MODE) TIMING



#### TABLE 6-16: RGMII TXC INTERNAL DELAY ENABLED (TC6 DoD MODE) TIMING VALUES

| Symbol            | Description                                | Min               | Тур       | Мах              | Units |
|-------------------|--------------------------------------------|-------------------|-----------|------------------|-------|
| t <sub>txc</sub>  | TXC period                                 | Note 6-21         | Note 6-22 | Note 6-23        | ns    |
| t <sub>clkh</sub> | TXC high time                              | Note 6-24         | 50        | Note 6-25        | %     |
| t <sub>clkl</sub> | TXC low time                               | Note 6-24         | 50        | Note 6-25        | %     |
| t <sub>skew</sub> | TXD[3:0], TX_CTL to edge of TXC input skew | -850<br>Note 6-26 | 0         | 850<br>Note 6-26 | ps    |

**Note 6-21** 7.2ns for 1000BASE-T operation, 36ns for 100BASE-TX operation, 360ns for 10BASE-T operation. Minimum limits are non-sustainable long term.

- Note 6-22 8ns for 1000BASE-T operation, 40ns for 100BASE-TX operation, 400ns for 10BASE-T operation.
- **Note 6-23** 8.8ns for 1000BASE-T operation, 44ns for 100BASE-TX operation, 440ns for 10BASE-T operation. Maximum limits are non-sustainable long term.
- Note 6-24 45% for 1000BASE-T operation, 40% for 100BASE-TX or 10BASE-T operation.
- Note 6-25 55% for 1000BASE-T operation, 60% for 100BASE-TX or 10BASE-T operation.
- **Note 6-26** These values provide 0.2 ns margin beyond the TC6 specification.
- 6.6.4.4 RXC Internal Delay Disabled Timing (TC6 DoD Mode MAC provides delayed on clock input)

#### FIGURE 6-7: RXC INTERNAL DELAY DISABLED (TC6 DoD MODE) TIMING



#### TABLE 6-17: RGMII RXC INTERNAL DELAY DISABLED (TC6 DoD MODE) TIMING VALUES

| Symbol            | Description                                 | Min               | Тур       | Max              | Units |
|-------------------|---------------------------------------------|-------------------|-----------|------------------|-------|
| t <sub>rxc</sub>  | RXC period                                  | Note 6-27         | Note 6-28 | Note 6-29        | ns    |
| t <sub>clkh</sub> | RXC high time                               | Note 6-30         | 50        | Note 6-31        | %     |
| t <sub>clkl</sub> | RXC low time                                | Note 6-30         | 50        | Note 6-31        | %     |
| t <sub>skew</sub> | RXD[3:0], RX_CTL to edge of RXC output skew | -400<br>Note 6-32 | 0         | 400<br>Note 6-32 | ps    |

**Note 6-27** 7.2ns for 1000BASE-T operation, 36ns for 100BASE-TX operation, 360ns for 10BASE-T operation. Minimum limits are non-sustainable long term.

Note 6-28 8ns for 1000BASE-T operation, 40ns for 100BASE-TX operation, 400ns for 10BASE-T operation.

- **Note 6-29** 8.8ns for 1000BASE-T operation, 44ns for 100BASE-TX operation, 440ns for 10BASE-T operation. Maximum limits are non-sustainable long term.
- Note 6-30 45% for 1000BASE-T operation, 40% for 100BASE-TX or 10BASE-T operation.
- Note 6-31 55% for 1000BASE-T operation, 60% for 100BASE-TX or 10BASE-T operation.
- **Note 6-32** These values provide 0.1 ns margin beyond the TC6 specification.

# 6.6.5 AUTO-NEGOTIATION FAST LINK PULSE (FLP) TIMING





## TABLE 6-18: AUTO-NEGOTIATION FAST LINK PULSE (FLP) TIMING PARAMETERS

| Symbol            | Description                               | Min  | Тур | Мах  | Units |
|-------------------|-------------------------------------------|------|-----|------|-------|
| t <sub>BTB</sub>  | FLP burst to FLP burst                    | 8    | 16  | 24   | ms    |
| t <sub>FLPW</sub> | FLP burst width                           |      | 2   |      | ms    |
| t <sub>PW</sub>   | Clock/Data pulse width                    |      | 100 |      | ns    |
| t <sub>CTD</sub>  | Clock pulse to data pulse                 | 55.5 | 64  | 69.5 | μs    |
| t <sub>CTC</sub>  | Clock pulse to clock pulse                | 111  | 128 | 139  | μs    |
|                   | Number of clock/data pulses per FLP burst | 17   |     | 33   |       |

### 6.6.6 MDC/MDIO TIMING

This section specifies the MDC/MDIO timing of the device.

#### Note: These timing numbers are valid for MDIO operation using push-pull MDIO buffers.

#### FIGURE 6-9: MDC/MDIO TIMING



#### TABLE 6-19: MDC/MDIO TIMING VALUES

| Symbol             | Description                                                  | Min              | Тур | Мах       | Units |
|--------------------|--------------------------------------------------------------|------------------|-----|-----------|-------|
| t <sub>clkp</sub>  | MDC period                                                   | 120<br>Note 6-33 | 400 | Note 6-34 | ns    |
| t <sub>clkh</sub>  | MDC high time                                                | 40               |     |           | ns    |
| t <sub>clkl</sub>  | MDC low time                                                 | 40               |     |           | ns    |
| t <sub>val</sub>   | MDIO (read from PHY) output valid from rising MDIO of MDC    |                  |     | 80        | ns    |
| t <sub>ohold</sub> | MDIO (read from PHY) output hold from rising edge of MDC     | 0                |     |           | ns    |
| t <sub>su</sub>    | MDIO (write to PHY) input setup time to rising edge of MDC   | 8<br>Note 6-35   |     |           | ns    |
| t <sub>ihold</sub> | MDIO (write to PHY) input hold time after rising edge of MDC | 8<br>Note 6-35   |     |           | ns    |

**Note 6-33** Test condition for 8.33 MHz (120 ns) is for one device PHY on the **MDIO** line with a 1.0 kΩ pull-up to the **VDDIO** supply rail.

**Note 6-34** The device can operate with **MDC** clock frequencies generated from bit banging with GPIO pin in the 10s/100s of Hertz.

**Note 6-35** These values provide 2 ns margin beyond the IEEE specification.

# 6.7 Clock Circuit

The device can accept either a 25MHz crystal (preferred) or a 25 MHz single-ended clock oscillator (+/- 50ppm) input. If the single-ended clock oscillator method is implemented, **XO** should be left unconnected and **XI** should be driven with a nominal 0-3.3V clock signal. The input clock duty cycle is 40% minimum, 50% typical and 60% maximum.

It is recommended that a crystal utilizing matching parallel load capacitors be used for the crystal input/output signals (XI/XO). See Table 6-20 for the recommended crystal specifications.

| Parameter                     | Symbol            | Min       | Nom           | Мах       | Units | Notes     |
|-------------------------------|-------------------|-----------|---------------|-----------|-------|-----------|
| Crystal Cut                   | stal Cut AT, typ  |           |               |           |       |           |
| Crystal Oscillation Mode      | Fundamental Mode  |           |               |           |       |           |
| Crystal Calibration Mode      |                   | Paralle   | I Resonant Mo | ode       |       |           |
| Frequency                     | F <sub>fund</sub> | -         | 25.000        | -         | MHz   |           |
| Frequency Tolerance @ 25°C    | F <sub>tol</sub>  | -         | -             | +/-50     | PPM   | Note 6-36 |
| Frequency Stability Over Temp | F <sub>temp</sub> | -         | -             | +/-50     | PPM   | Note 6-36 |
| Frequency Deviation Over Time | F <sub>age</sub>  | -         | +/-3 to 5     | -         | PPM   | Note 6-37 |
| Total Allowable PPM Budget    |                   | -         | -             | +/-50     | PPM   | Note 6-38 |
| Shunt Capacitance             | CO                | -         | -             | 6         | pF    |           |
| Load Capacitance              | CL                | -         | -             | 25        | pF    |           |
| Drive Level                   | $P_W$             | -         | 100           | -         | μW    |           |
| Equivalent Series Resistance  | R <sub>1</sub>    | -         | -             | 50        | Ohm   |           |
| Operating Temperature Range   |                   | Note 6-39 | -             | Note 6-40 | °C    |           |
| XI Pin Capacitance            |                   | -         | 2 typ         | -         | pF    | Note 6-41 |
| XO Pin Capacitance            |                   | -         | 2 typ         | -         | pF    | Note 6-41 |

TABLE 6-20: CRYSTAL SPECIFICATIONS

- **Note 6-36** The maximum allowable values for Frequency Tolerance and Frequency Stability are application dependent. Since any particular application must meet the IEEE +/-50 PPM Total PPM Budget, the combination of these two values must be approximately +/-45 PPM (allowing for aging).
- Note 6-37 Frequency Deviation Over Time is also referred to as Aging.
- Note 6-38 The total deviation for the Transmitter Clock Frequency is specified by IEEE 802.3u as +/- 50 PPM.
- **Note 6-39** 0°C for commercial version, -40°C for extended industrial version.
- **Note 6-40** +70°C for commercial version, +105°C for extended industrial version.
- **Note 6-41** This number includes the pad, the bond wire and the lead frame. PCB capacitance is not included in this value. The XO/XI pin and PCB capacitance values are required to accurately calculate the value of the two external load capacitors. These two external load capacitors determine the accuracy of the 25.000 MHz frequency.

# 6.8 Reset Circuit

The following are some reset circuit suggestions.

Figure 6-11 illustrates the reset circuit for powering up the LAN8830 if reset is triggered by the power supply.

## FIGURE 6-10: RESET CIRCUIT IF TRIGGERED BY THE POWER SUPPLY



Figure 6-11 illustrates the reset circuit for applications where reset is driven by another device (for example, the CPU or an FPGA). At power-on-reset, R, C, and D1 provide the monotonic rise time to reset the LAN8830 device. The RST\_OUT\_N from the CPU/FPGA provides the warm reset after power-up.

The LAN8830 and CPU/FPGA references the same digital I/O voltage (VDDIO).

#### FIGURE 6-11: RECOMMENDED RESET CIRCUIT FOR CPU/FPGA RESET OUTPUT



Figure 6-12 illustrates the reset circuit with an MIC826 voltage supervisor driving the LAN8830 reset input.



# FIGURE 6-12: RESET CIRCUIT WITH MIC826 VOLTAGE SUPERVISOR

# 6.9 Reference Circuits — LED Strap-In Pins

The pull-up and pull-down reference circuits for the LED2/PHYAD1 and LED1/PHYAD0 strapping pins are shown in Figure 6-13 for 3.3V and 2.5V VDDIO.





For 1.8V VDDIO, LED indication support requires voltage level shifters between LED[2:1] pins and LED indicator diodes to ensure the multiplexed PHYAD[1:0] strapping pins are latched in high/low correctly. If LED indicator diodes are not implemented, the PHYAD[1:0] strapping pins just need 10 k $\Omega$  pull-up to 1.8V VDDIO for a value of 1, and 1.0 k $\Omega$  pull-down to ground for a value of 0.

# 6.10 On-Chip LDO Controller - MOSFET Selection

If the optional LDO controller is used to generate the core voltage, the selected MOSFET should exceed the following minimum requirements:

- P-channel
- 500 mA (continuous current)
- 3.3V or 2.5V (source input voltage)
- 1.1V (drain output voltage)
- V<sub>GS</sub> in the range of:
  - (-1.2V to -1.5V) @ 500 mA for 3.3V source voltage
  - (-1.0V to -1.1V) @ 500 mA for 2.5V source voltage

The  $V_{GS}$  for the MOSFET needs to be operating in the constant current saturated region, and not towards the  $V_{GS(th)}$ , the threshold voltage for the cut-off region of the MOSFET.

See Table 5-13 for LDO controller output driving range to the gate input of the MOSFET.

# 7.0 PACKAGE OUTLINE

# 7.1 Package Marking Information



# 7.2 Package Drawings

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

#### FIGURE 7-1: 48-LEAD VERY THIN PLASTIC QUAD FLAT, NO LEAD PACKAGE (PSA) - 7X7 MM BODY [VQFN] WITH 5.05X5.05 MM EXPOSED PAD (DRAWINGS)



Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

#### 48-LEAD VERY THIN PLASTIC QUAD FLAT, NO LEAD PACKAGE (PSA) - 7X7 FIGURE 7-2: MM BODY [VQFN] WITH 5.05X5.05 MM EXPOSED PAD (DIMENSIONS)



3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-1124 Rev C Sheet 2 of 2

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

# FIGURE 7-3: 48-LEAD VERY THIN PLASTIC QUAD FLAT, NO LEAD PACKAGE (PSA) - 7X7 MM BODY [VQFN] WITH 5.05X5.05 MM EXPOSED PAD (LANDING PATTERN)



**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

# APPENDIX A: DOCUMENT REVISION HISTORY

# TABLE A-1: REVISION HISTORY

| Revision               | Section/Figure/Entry | Correction       |
|------------------------|----------------------|------------------|
| DS00004724A (09-30-22) | All                  | Initial release. |

# THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- **Business of Microchip** Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

# **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| Examples:                                                                                                                                                                                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>a) LAN8830/PSA</li> <li>48-pin VQFN, Commercial Temperature, Tray</li> <li>b) LAN8830T/PSA</li> <li>48-pin VQFN, Commercial Temperature,</li> </ul>                                                                                   |
| Tape and reel<br>c) LAN8830-V/PSA<br>48-pin VQFN, Extended Industrial                                                                                                                                                                          |
| Temperature, Tray<br>d) LAN8830T-V/PSA<br>48-pin VQFN, Extended Industrial<br>Temperature, Tape and reel                                                                                                                                       |
|                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                |
| Note 1: Tape and Reel identifier only appears in<br>the catalog part number description. This<br>is not printed on the device package.<br>Check with your Microchip Sales Office<br>for package availability with the Tape and<br>Reel option. |
|                                                                                                                                                                                                                                                |

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WAR- RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMA-TION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON- INFRINGEMENT, MERCHANTABILITY, AND FIT-NESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDI- RECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet- Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2022, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 9781668311196

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

**China - Suzhou** Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

Singapore Tel: 65-6334-8870

Taiwan - Hsin Chu

Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Tel: 31-416-690399 Fax: 31-416-690340

Italy - Padova

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4485-5910

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Garching

Tel: 49-2129-3766400

Germany - Heilbronn

Germany - Karlsruhe

Tel: 49-7131-72400

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Israel - Ra'anana

Italy - Milan

Tel: 972-9-744-7705

Tel: 39-0331-742611

Fax: 39-0331-466781

Tel: 39-049-7625286

**Netherlands - Drunen** 

Tel: 49-8931-9700

Germany - Haan

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

Denmark - Copenhagen

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820