# 32-Channel Serial To Parallel Converter With Open Drain Outputs

#### **Features**

- Processed with HVCMOS® technology
- Sink current minimum 100mA
- Shift register speed 16MHz
- Polarity and blanking inputs
- CMOS compatible inputs

### **Applications**

- Inkjet and Electrostatic Print Heads
- AC-Electroluminescent Displays
- MEMS Applications

### **General Description**

The HV5523 is a low-voltage serial to high-voltage parallel converter with open drain outputs. This device has been designed for use as a driver for AC-electroluminescent displays. It can also be used in any application requiring multiple output high voltage current sinking capabilities, such as driving inkjet and electrostatic print heads, plasma panels, and vacuum fluorescent or large matrix LCD displays.

This device consists of a 32-bit shift register, 32 latches, and control logic to perform the polarity selection and blanking of the outputs. Data are shifted through the shift register on the high to low transition of the clock. The HV5523 shifts in a counter-clockwise direction when viewed from the top of the package. A data output buffer is provided for cascading devices. This output reflects the current status of the last bit of the shift register. Operation of the shift register is not affected by the  $\overline{\text{LE}}$  (latch enable),  $\overline{\text{BL}}$  (blanking), or  $\overline{\text{POL}}$  (polarity) inputs. Transfer of data from the shift register to the latch occurs when the  $\overline{\text{LE}}$  (latch enable) input is high. The data in the latch is stored when  $\overline{\text{LE}}$  is low.

### **Block Diagram**



## **Ordering Information**

| Device | High Voltage<br>Output<br>HV <sub>OUT</sub><br>(max V) | 44-Lead QFN<br>7.00x7.00mm body,<br>0.80mm height (max),<br>0.50mm pitch |
|--------|--------------------------------------------------------|--------------------------------------------------------------------------|
| HV5523 | 220                                                    | HV5523K7-G                                                               |

<sup>-</sup>G indicates package is RoHS compliant ('Green')



# **Absolute Maximum Ratings**

| •                                               | 9                              |
|-------------------------------------------------|--------------------------------|
| Parameter                                       | Value                          |
| Supply voltage, V <sub>DD</sub> <sup>1</sup>    | -0.5V to +7.0V                 |
| Output voltage, HV <sub>OUT</sub> <sup>1</sup>  | -0.5V to +230V                 |
| Logic input levels <sup>1</sup>                 | -0.5V to V <sub>DD</sub> +0.5V |
| Ground current <sup>2</sup>                     | 1.5A                           |
| Continuous total power dissipation <sup>3</sup> | 3.4W                           |
| Operating temperature range                     | -40°C to +85°C                 |
| Storage temperature range                       | -65°C to +150°C                |
| Maximum junction temperature                    | +125°C                         |
| Thermal resistance $(\theta_{ia})^3$            | 29°C/W                         |

#### **Pin Configuration**



44-Lead QFN (K7) (top view)

### **Product Marking**



Package may or may not include the following marks: Si or \$\infty\$

44-Lead QFN (K7)

#### Notes:

- Voltages are referenced to V<sub>ss</sub>.
  Duty cycle is limited by the total power dissipated in the package.
- 3. 1.0oz 4-layer 3x4" PCB.

# **Operating Supply Voltages and Conditions**

| Sym               | Parameter                      | Min                | Тур | Max                  | Units | Conditions |
|-------------------|--------------------------------|--------------------|-----|----------------------|-------|------------|
| V <sub>DD</sub>   | Logic supply voltage           | 4.5                | -   | 5.5                  | V     |            |
| HV <sub>out</sub> | High voltage output            | -0.3               | -   | +220                 | V     |            |
| V <sub>IH</sub>   | High-level input voltage       | 0.8V <sub>DD</sub> | -   | $V_{_{\mathrm{DD}}}$ | V     |            |
| V <sub>IL</sub>   | Low-level input voltage        | 0                  | -   | 0.2V <sub>DD</sub>   | V     |            |
| f <sub>CLK</sub>  | Clock frequency                | -                  | -   | 16                   | MHz   |            |
| T <sub>A</sub>    | Operating free-air temperature | -40                | -   | +85                  | °C    |            |

Power-up sequence should be the following:

- 1. Connect ground.
- Apply V<sub>DD</sub>.
  Set all inputs to a known state. Power-down sequence should be the reverse of the above.

# DC Electrical Characteristics (Over operating supply voltages and temperature, unless otherwise noted)

| Sym                 | Parameter                        | Min      | Тур                   | Max  | Units | Conditions                                                 |                             |
|---------------------|----------------------------------|----------|-----------------------|------|-------|------------------------------------------------------------|-----------------------------|
| I <sub>DD</sub>     | V <sub>DD</sub> supply current   | -        | 1                     | 25   | mA    | $f_{CLK} = 16MHz, f_{DATA} = 8.0MHz$                       |                             |
| I <sub>DDQ</sub>    | Quiescent V <sub>DD</sub> sup    | -        | -                     | 100  | μA    | $D_{IN} = 0V$ , all input logic pins = 0V, all outputs off |                             |
| I <sub>O(OFF)</sub> | Off state output cu              | -        | -                     | 10   | μA    | All outputs high, all switches parallel                    |                             |
| I <sub>IH</sub>     | High-level logic inp             | -        | -                     | 1.0  | μA    | $V_{IH} = V_{DD}$                                          |                             |
| I <sub>IL</sub>     | Low-level logic inpo             | -        | -                     | -1.0 | μA    | V <sub>IL</sub> = 0V                                       |                             |
| V <sub>OH</sub>     | High level output                |          | V <sub>DD</sub> -1.0V | -    | -     | V                                                          | ID <sub>OUT</sub> = -10mA   |
| W                   | HV <sub>OUT</sub>                |          | -                     | -    | 15    | V                                                          | IHV <sub>OUT</sub> = +100mA |
| OL                  | V <sub>OL</sub> Low level output | DATA OUT | -                     | -    | 1.0   | V                                                          | ID <sub>OUT</sub> = +10mA   |
| V <sub>oc</sub>     | HV <sub>OUT</sub> clamp voltag   | -        | -                     | -1.5 | V     | I <sub>OL</sub> = -100mA                                   |                             |

# **AC Electrical Characteristics** $(V_{DD} = 5.0V, T_j = 25^{\circ}C)$

| Sym              | Parameter                                   | Min | Тур | Max | Units | Conditions                          |
|------------------|---------------------------------------------|-----|-----|-----|-------|-------------------------------------|
| f <sub>CLK</sub> | Clock frequency                             | -   | -   | 16  | MHz   |                                     |
| t <sub>w</sub>   | Clock high / low pulse width                | 31  | -   | -   | ns    |                                     |
| t <sub>su</sub>  | Data setup time before clock falls          | 25  | -   | -   | ns    |                                     |
| t <sub>H</sub>   | Data hold time after clock falls            | 10  | -   | -   | ns    |                                     |
| t <sub>on</sub>  | Turn on time, HV <sub>OUT</sub> from Enable | -   | -   | 400 | ns    | $R_L = 2.0 k\Omega$ to $V_{PP}$ max |
| t <sub>DHL</sub> | Delay time clock to data high to low        | -   | -   | 35  | ns    | C <sub>L</sub> = 15pF               |
| t <sub>DLH</sub> | Delay time clock to data low to high        | -   | -   | 35  | ns    | C <sub>L</sub> = 15pF               |
| t <sub>DLE</sub> | Delay time clock to LE low to high          | 20  | -   | -   | ns    |                                     |
| t <sub>wle</sub> | Width of LE pulse                           | 20  | -   | -   | ns    |                                     |
| t <sub>SLE</sub> | LE set-up time before clock falls           | 20  | -   | -   | ns    |                                     |
| C <sub>IN</sub>  | Digital logic input capacitance             | -   | -   | 15  | pF    |                                     |

# **Input and Output Equivalent Circuits**



# **Switching Waveforms**



#### **Function Table**

|                        |        |          | Inputs |    | Outputs |                    |                     |               |  |  |
|------------------------|--------|----------|--------|----|---------|--------------------|---------------------|---------------|--|--|
| Function               | Data   | CLK      | LE     | BL | POL     | Shift Reg<br>1 232 | HV Outputs<br>1 232 | Data Out<br>* |  |  |
| All ON                 | Х      | Х        | Х      | L  | L       | * **               | On OnOn             | *             |  |  |
| All Off                | Х      | Х        | Х      | L  | Н       | * **               | Off OffOff          | *             |  |  |
| Invert mode            | Х      | Х        | L      | Н  | L       | * **               | * **                | *             |  |  |
| Load S/R               | H or L | <b>\</b> | L      | Н  | Н       | H or L **          | * **                | *             |  |  |
| Load latabas           | Х      | H or L   | 1      | Н  | Н       | * **               | * **                | *             |  |  |
| Load latches           | Х      | H or L   | 1      | Н  | L       | * **               | * **                | *             |  |  |
| Transparent latch mode | L      | <b>↓</b> | Н      | Н  | Н       | L **               | Off **              | *             |  |  |
|                        | Н      | <b>↓</b> | Н      | Н  | Н       | H **               | On **               | *             |  |  |

#### Notes:

H = high level, L = low level, X = irrelevant,  $\downarrow$  = high-to-low transition,  $\uparrow$  = low-to-high transition

<sup>\* =</sup> dependent on previous stage's state before the last CLK $\downarrow$  or last  $\overline{\text{LE}}$  high.

# **Pin Description**

| Pin# | Function             | Description                                                                                                  |  |  |  |  |  |  |  |  |
|------|----------------------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 1    |                      | Description                                                                                                  |  |  |  |  |  |  |  |  |
| 2    | HV <sub>OUT</sub> 11 |                                                                                                              |  |  |  |  |  |  |  |  |
|      | HV <sub>OUT</sub> 12 |                                                                                                              |  |  |  |  |  |  |  |  |
| 3    | HV <sub>OUT</sub> 13 |                                                                                                              |  |  |  |  |  |  |  |  |
| 4    | HV <sub>OUT</sub> 14 |                                                                                                              |  |  |  |  |  |  |  |  |
| 5    | HV <sub>OUT</sub> 15 |                                                                                                              |  |  |  |  |  |  |  |  |
| 6    | HV <sub>OUT</sub> 16 |                                                                                                              |  |  |  |  |  |  |  |  |
| 7    | HV <sub>OUT</sub> 17 |                                                                                                              |  |  |  |  |  |  |  |  |
| 8    | HV <sub>OUT</sub> 18 |                                                                                                              |  |  |  |  |  |  |  |  |
| 9    | HV <sub>OUT</sub> 19 |                                                                                                              |  |  |  |  |  |  |  |  |
| 10   | HV <sub>OUT</sub> 20 |                                                                                                              |  |  |  |  |  |  |  |  |
| 11   | HV <sub>OUT</sub> 21 | High voltage outputs.                                                                                        |  |  |  |  |  |  |  |  |
| 12   | HV <sub>OUT</sub> 22 |                                                                                                              |  |  |  |  |  |  |  |  |
| 13   | HV <sub>OUT</sub> 23 |                                                                                                              |  |  |  |  |  |  |  |  |
| 14   | HV <sub>OUT</sub> 24 |                                                                                                              |  |  |  |  |  |  |  |  |
| 15   | HV <sub>ουτ</sub> 25 |                                                                                                              |  |  |  |  |  |  |  |  |
| 16   | HV <sub>ουτ</sub> 26 |                                                                                                              |  |  |  |  |  |  |  |  |
| 17   | HV <sub>OUT</sub> 27 |                                                                                                              |  |  |  |  |  |  |  |  |
| 18   | HV <sub>OUT</sub> 28 |                                                                                                              |  |  |  |  |  |  |  |  |
| 19   | HV <sub>ουτ</sub> 29 |                                                                                                              |  |  |  |  |  |  |  |  |
| 20   | HV <sub>ουτ</sub> 30 |                                                                                                              |  |  |  |  |  |  |  |  |
| 21   | HV <sub>OUT</sub> 31 |                                                                                                              |  |  |  |  |  |  |  |  |
| 22   | HV <sub>OUT</sub> 32 |                                                                                                              |  |  |  |  |  |  |  |  |
| 23   | DATA OUT             | Data output pin.                                                                                             |  |  |  |  |  |  |  |  |
| 24   | N/C                  |                                                                                                              |  |  |  |  |  |  |  |  |
| 25   | N/C                  | No internal connection.                                                                                      |  |  |  |  |  |  |  |  |
| 26   | N/C                  |                                                                                                              |  |  |  |  |  |  |  |  |
| 27   | POL                  | Inverts the polarity of the HV <sub>OUT</sub> pins                                                           |  |  |  |  |  |  |  |  |
| 28   | CLK                  | Clock pin, shift registers shifts data on falling edge of input clock.                                       |  |  |  |  |  |  |  |  |
| 29   | VSS                  | Reference voltage, usually ground.                                                                           |  |  |  |  |  |  |  |  |
| 30   | VDD                  | Logic supply voltage.                                                                                        |  |  |  |  |  |  |  |  |
| 31   | ĪĒ                   | Latch enable pin, data is shifted from shift register to latches on logic input high.                        |  |  |  |  |  |  |  |  |
| 32   | DATA IN              | Data input pin.                                                                                              |  |  |  |  |  |  |  |  |
| 33   | BL                   | Blanking pin sets all HV <sub>OUT</sub> pins ON or OFF depending upon state of polarity. See function table. |  |  |  |  |  |  |  |  |
| 34   | N/C                  | No internal connection.                                                                                      |  |  |  |  |  |  |  |  |
| 35   | HV <sub>out</sub> 1  |                                                                                                              |  |  |  |  |  |  |  |  |
| 36   | HV <sub>OUT</sub> 2  |                                                                                                              |  |  |  |  |  |  |  |  |
| 37   | HV <sub>OUT</sub> 3  |                                                                                                              |  |  |  |  |  |  |  |  |
| 38   | $HV_{OUT}4$          |                                                                                                              |  |  |  |  |  |  |  |  |
| 39   | HV <sub>OUT</sub> 5  | High voltage outputs.                                                                                        |  |  |  |  |  |  |  |  |
| 40   | HV <sub>OUT</sub> 6  | - Ing. Totago outputo.                                                                                       |  |  |  |  |  |  |  |  |
| 41   | HV <sub>OUT</sub> 7  |                                                                                                              |  |  |  |  |  |  |  |  |
| 42   | HV <sub>OUT</sub> 8  |                                                                                                              |  |  |  |  |  |  |  |  |
| 43   | HV <sub>OUT</sub> 9  |                                                                                                              |  |  |  |  |  |  |  |  |
| 44   | HV <sub>OUT</sub> 10 |                                                                                                              |  |  |  |  |  |  |  |  |
| Cer  | iter Tab             | Connect to VSS                                                                                               |  |  |  |  |  |  |  |  |

# 44-Lead QFN Package Outline (K7)

### 7.00x7.00mm body, 0.80mm height (max), 0.50mm pitch



#### Notes:

- A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
- Depending on the method of manufacturing, a maximum of 0.15mm pullback (L1) may be present. 2.
- The inner tip of the lead may be either rounded or square.

| Symb           | ol  | Α    | A1   | А3          | b    | D     | D2                | E     | E2                | е           | L                 | L1   | θ           |
|----------------|-----|------|------|-------------|------|-------|-------------------|-------|-------------------|-------------|-------------------|------|-------------|
|                | MIN | 0.70 | 0.00 |             | 0.18 | 6.85* | 5.00 <sup>†</sup> | 6.85* | 5.00 <sup>†</sup> |             | 0.45 <sup>†</sup> | 0.00 | <b>0</b> °  |
| Dimension (mm) | NOM | 0.75 | 0.02 | 0.20<br>REF | 0.25 | 7.00  | 5.15 <sup>†</sup> | 7.00  | 5.15 <sup>†</sup> | 0.50<br>BSC | 0.55 <sup>†</sup> | -    | -           |
| (11111)        | MAX | 0.80 | 0.05 |             | 0.30 | 7.15* | 5.25 <sup>†</sup> | 7.15* | 5.25 <sup>†</sup> |             | 0.65 <sup>†</sup> | 0.15 | <b>14</b> ° |

JEDEC Registration MO-220, Variation WKKD-3, Issue K, June 2006

©2011 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited

Drawings not to scale.

Supertex Doc. #: DSPD-44QFNK77X7P050, Version A122309.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.)

Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)



<sup>\*</sup> This dimension is not specified in the JEDEC drawing.

<sup>†</sup> This dimension differs from the JEDEC drawing.